

A thesis submitted to the Faculty of Science, Agriculture and Engineering in partial fulfilment for the degree of Doctor of Philosophy

## Silicon Carbide Junction Field Effect Transistor Integrated Circuits for Hostile Environments

By

Mr. Neal Wood

Supervisors: Dr. Alton Horsfall Mr. Jeffery Neasham

External examiner: Prof. Anthony Walton

Internal examiner: Dr. Jonathan Goss

Submitted: 26<sup>th</sup> June, 2017 Revised: 14<sup>th</sup> December, 2017

#### Abstract

Silicon carbide (SiC), in particular its 4H polytype, has long been recognised as an appropriate semiconductor for producing hostile environment electronics due to its wide energy band gap, large chemical bond strength and high mechanical hardness. A strong research foundation has facilitated the development of numerous sensor structures capable of operating at high temperatures and in corrosive atmospheres. Front-end electronics suitable for *in situ* signal conditioning are however lacking.

Junction field effect transistors (JFETs) circumvent the pitfalls of contemporary alternative SiC transistor variants and have been found to operate predictably and consistently under such extreme conditions. This thesis demonstrates for the first time the capability of producing the necessary stable and high-performance interface circuits from n-channel lateral depletion-mode (NLDM) JFETs.

The temperature dependence of pertinent bulk 4H–SiC material parameters relevant for describing the operation of macroscopic JFETs were initially studied. An accurate phenomenological model was developed to account for the variation of the thermal equilibrium free carrier concentrations. The position of the electrochemical potential and the distribution of free electron energies were found to change markedly when conduction band non-parabolicity, higher energy intrinsic bands and extrinsic effects were accounted for. These in turn were found to influence the determination of p-n junction contact potentials.

The worst case error introduced through use of the Boltzmann approximation when applied to the channel and gate regions of the JFETs under study, having nominal doping concentrations of  $1 \times 10^{17}$  cm<sup>-3</sup> and  $2 \times 10^{19}$  cm<sup>-3</sup>, respectively, were approximately 0.1% and 2%, respectively. A set of efficient and well behaved closed form expressions were subsequently developed for the free carrier concentrations in the framework of the Joyce-Dixon approximation (JDA) which are ideally suited for use in circuit simulations.

Expressions for the electron conductively effective mass and an appropriate weighting function for the momentum relaxation time were subsequently identified. While the conductivity effective mass along the basal plane remained almost independent of temperature the non-parabolic band dispersion in the direction of principle axis introduced a temperature variation of 19% and 21% between 25 °C and 400 °C in the first and second conduction bands, respectively.

Monolithically integrated 4H–SiC signal-level homo-epitaxial NLDM JFETs, p-n junction diodes and resistors were electrically characterised between room temperature and 400 °C and their static and dynamic properties studied. Their behaviours were found to be well represented by macroscopic drift-diffusion models and were in agreement with predictions based on the bulk material properties. The intrinsic voltage gain of the fabricated JFET structures with nominal 9 µm gate length, 300 nm channel depth and 250 µm gate width, under typical bias conditions, was roughly 100. As a consequence of the finite doping concentration in the buffer layer beneath the active device channel, with an experimentally determined value of approximately  $3 \times 10^{15} \text{ cm}^{-3}$ , the devices under study were found to exhibit a strong body-effect.

The thermal performance of the utilised tungsten capped annealed nickel-titanium and aluminium-titanium contacts, on highly doped n- and p-type regions, respectively, were investigated and appropriate methods for their characterisation described. The lowest recorded value of specific contact resistance was  $1.90(50) \times 10^{-5} \Omega \text{ cm}^2$  with a corresponding sheet resistance of  $7.89(9) \times 10^2 \Omega/\Box$ . Lateral current flow through the contact side wall and the difference in sheet resistance under the contact were found to increase the value of the specific contact resistance determined from transfer length method (TLM) test structures by as much as 10% for n-type contacts. While exhibiting much larger contact resistance, the p-type contacts were found to have negligible impact on device performance due to the high impedance of the gate-channel and body-channel p-n junctions under typical operation.

Physics based, Simulation Program with Integrated Circuit Emphasis (SPICE) compatible, integrated circuit (IC) consistent compact models were developed that are congruent with experimental measurements over the aforementioned range of temperature and across all essential bias levels. Most notably, a self-contained, asymmetric double-gated, non-selfaligned JFET model was developed that accurately accounts for the body-effect, voltage dependent mobility and temperature. An accurate yet efficient solver of the charge neutrality equation within each region of the device is utilised to account for incomplete ionisation of dopants and the temperature dependence of the p-n junction contact potentials. Meticulous agreement with experimental measurements was attained from a minimal number of input parameters.

The modelled devices were used to simulate pertinent IC building blocks, including single stage and differential amplifiers, level-shifters and voltage buffers. The finite body-transconductance of active load transistors were identified as a major degrading factor for the voltage gain. Practical methods to circumvent this are discussed with the aid of appropriate small-signal equivalent models. Finally, a design was presented for a two-stage 4H–SiC operational amplifier (op-amp) with direct current (DC) stability over the entire temperature range of study. Low-frequency small-signal voltage gains of 80 dB and 70 dB were achieved at 25 °C and 400 °C, respectively when utilising a  $\pm 30$  V supply. A closed-loop non-inverting op-amp configuration with an ideal gain of 11 was then simulated and found to vary by just 1% between 25 °C and 400 °C. Such amplifiers are of great utility and form the cornerstone of numerous useful and important electronic systems.

#### Acknowledgements

I wish to express my gratitude and appreciation to everyone whose time, knowledge and effort has benefited this thesis, as well as to all of the staff and students at Newcastle University, of whom there are too many to name individually, who have made my time there so enjoyable.

In particular, I wish to thank my supervisors Dr. Alton Horsfall and Mr. Jeffery Neasham as well as the Pro-Vice-Chancellor for Research and Innovation Prof. Nick Wright for affording me the opportunity to undertake this research and for their continued encouragement and support. Recognition is given to the past and present members of Newcastle University's Active Sensor Structures for Extreme Environments (ASTRO) project to which my work is affiliated; I am indebted to Drs. Konstantin Vasilevskiy and Sandip Roy for their expertise in SiC processing and clean room efforts that went into fabricating the devices utilised in this work, as well as to former ASTRO member Dr. Rupert Stevens whose preceding efforts provided direction for my own work.

I would also like to thank Dr. Hua-Khee Chan both for his time spent maintaining the characterisation equipment utilised in this work and for our discussions on practical aspects of this project.

Further praise goes to Drs. Nick Parker, Matthew Edmonds and Amit Tiwari for their insights on specific mathematical problems and Drs. Jonathan Goss, Patrick Briddon and Mark Rayson whose knowledge of advanced topics in solid-state physics furthered my understanding of pertinent physical phenomena.

Additional thanks is given to Dr. Tiwari for performing the technology computer aided design (TCAD) simulations provided herein as a theoretical accompaniment to this work.

I would also like to acknowledge the Engineering and Physical Sciences Research Council (EPSRC) and BAE Systems Maritime for financially supporting this research project.

Lastly, I commend the contributors to the gratis software used to produce much of this work, namely, Vim, pdfT<sub>E</sub>X, gnuplot, POV-Ray, Inkscape, Python, Perl, Maxima, GNU Octave, GSL, GCC, Wine, SRIM and LASI7.

# Contents

| Li            | st of               | Figure  | is i                                 | iii        |  |
|---------------|---------------------|---------|--------------------------------------|------------|--|
| Li            | st of               | Tables  | xi                                   | iv         |  |
| Li            | List of Acronyms xv |         |                                      |            |  |
| $\mathbf{Li}$ | st of               | Symbo   | ols xvi                              | iii        |  |
| 1             | Intr                | oducti  | on                                   | 1          |  |
| <b>2</b>      | Lite                | rature  | Review                               | 4          |  |
|               | 2.1                 | Introd  | action                               | 4          |  |
|               | 2.2                 | Silicon | Carbide                              | 4          |  |
|               |                     | 2.2.1   | Crystal Structure                    | 4          |  |
|               |                     | 2.2.2   | Electronic Band Structure            | 9          |  |
|               |                     | 2.2.3   | Carrier Statistics                   | 13         |  |
|               |                     | 2.2.4   | Carrier Mobility                     | 17         |  |
|               |                     | 2.2.5   | Resistivity                          | 19         |  |
|               | 2.3                 | Juncti  | on Field Effect Transistors          | 21         |  |
|               |                     | 2.3.1   | Introduction                         | 21         |  |
|               |                     | 2.3.2   | Theory                               | 22         |  |
|               |                     | 2.3.3   | Experiment                           | 33         |  |
|               | 2.4                 | Integra | ted Circuit Amplifiers               | 38         |  |
|               |                     | 2.4.1   | Introduction                         | 38         |  |
|               |                     | 2.4.2   | Legacy Designs                       | 40         |  |
|               |                     | 2.4.3   | Silicon Carbide Designs              | 46         |  |
| 3             | Car                 | rier M  | odels 5                              | <b>ó</b> 3 |  |
|               | 3.1                 | Introd  | 1ction                               | 53         |  |
|               | 3.2                 | Intrins | ic Conduction Band Density of States | 53         |  |
|               | 3.3                 | Electro | on Concentration                     | 56         |  |
|               | 3.4                 | Hole C  | oncentration                         | 59         |  |

|    | 3.5            | Donor Ionisation                            | 60  |
|----|----------------|---------------------------------------------|-----|
|    | 3.6            | Acceptor Ionisation                         | 65  |
|    | 3.7            | Charge Neutrality Equation                  | 66  |
|    | 3.8            | SPICE Models                                | 70  |
|    |                | 3.8.1 Free Carrier Concentration            | 70  |
|    |                | 3.8.2 Intrinsic Carrier Concentration       | 74  |
|    | 3.9            | Conductivity                                | 74  |
|    |                | 3.9.1 Scattering time                       | 74  |
|    |                | 3.9.2 Conductivity Effective Mass           | 76  |
|    | 3.10           | Summary                                     | 81  |
| 4  | Dev            | rices                                       | 83  |
|    | 4.1            | Introduction                                | 83  |
|    | 4.2            | Fabrication                                 | 84  |
|    | 4.3            | Ohmic Contacts                              | 89  |
|    | 4.4            | Compact Models                              | 96  |
|    |                | 4.4.1 Introduction                          | 96  |
|    |                | 4.4.2 Quasi-static models                   | 96  |
|    |                | 4.4.3 Large-signal model                    | 112 |
|    |                | 4.4.4 Small-signal model                    | 113 |
|    |                | 4.4.5 Thermal models                        | 116 |
|    | 4.5            | Summary                                     | 124 |
| 5  | Inte           | grated Circuits                             | 126 |
|    | 5.1            | Introduction                                | 126 |
|    | 5.2            | Devices                                     | 127 |
|    | 5.3            | Common-Source Amplifier and the Body Effect | 128 |
|    | 5.4            | Differential Amplifier                      | 139 |
|    | 5.5            | Level Shifter and Voltage Buffer            | 148 |
|    | 5.6            | Operational Amplifier                       | 153 |
|    | 5.7            | Summary                                     | 157 |
| 6  | Fina           | al Remarks                                  | 160 |
|    | 6.1            | Conclusions                                 | 160 |
|    | 6.2            | Future Work                                 | 162 |
| Α  | Dev            | rice Photomask Outlines                     | 164 |
| В  | $\mathbf{SPI}$ | CE Model Parameters                         | 170 |
| Re | efere          | nces                                        | 172 |
|    |                |                                             |     |

# List of Figures

| 2.1 | Ball and stick models depicting the tetrahedral bonding of Si (gold) and C                                       |    |
|-----|------------------------------------------------------------------------------------------------------------------|----|
|     | (grey) atoms as would occur in bulk SiC                                                                          | 5  |
| 2.2 | A graphical summary of the high symmetry directions and planes in SiC,                                           |    |
|     | projected along the basal plane, using both Miller and Miller-Bravais notation.                                  |    |
|     | Commonly referenced planes include the M–face (blue), A–face (green) and                                         |    |
|     | Si–face (red). Corresponding directions are similarly coloured                                                   | 7  |
| 2.3 | Ball and stick models of the hexagonal bases for three pertinent SiC polytypes,                                  |    |
|     | depicting [0001] stacking of Si (gold) and C (grey) atoms about the $(11\overline{2}0)$                          |    |
|     | plane. Local cubic (k), local hexagonal (h) and closed-packed (A, B and C)                                       |    |
|     | bilayer locations, are indicated                                                                                 | 8  |
| 2.4 | Ball and stick models of on-axis non-passivated bulk 4H–SiC crystals for both                                    |    |
|     | Si (gold) and C (grey) terminated surfaces.                                                                      | 9  |
| 2.5 | An illustration of the first Brillouin zone in 4H–SiC. Grey spheres denote re-                                   |    |
|     | ciprocal lattice points with nearest neighbours joined by dashed lines. Purple                                   |    |
|     | lines represent the Wigner-Seitz cell of the reciprocal lattice, termed the first                                |    |
|     | Brillouin zone. Green spheres represent high symmetry points in the Brillouin                                    |    |
|     | zone, whose bounding volume denotes the reduced zone containing all unique                                       |    |
|     | states                                                                                                           | 10 |
| 2.6 | A comparison between (a) the Density functional theory (DFT)-local density                                       |    |
|     | approximation (LDA) calculations (points), parabolic dispersion approxima-                                       |    |
|     | tion (dashed lines) and hyperbolic $\boldsymbol{k}{\cdot}\boldsymbol{p}$ dispersion model (solid lines), for the |    |
|     | first two conduction bands in 4H–SiC along M–L and M–K close to the band                                         |    |
|     | minima and (b) the combined density of states from each bands determined                                         |    |
|     | using the parabolic (dashed lines) and hyperbolic $\boldsymbol{k} \cdot \boldsymbol{p}$ (solid lines) models.    |    |
|     | Reprinted [adapted] from [30]                                                                                    | 12 |
| 2.7 | Variation of (a) the intrinsic fundamental band gap energy, $E_{\rm g}$ , and (b) the                            |    |
|     | intrinsic carrier concentration, $n_{\rm i}$ , with temperature, $T$ , for three pertinent                       |    |
|     | SiC polytypes and Si, assuming singular sets of parabolic conduction and                                         |    |
|     | valence bands. Reprinted [adapted] from [44]                                                                     | 14 |

| 2.8  | Empirical fit to band theory calculations of the variation in the conduction                                                       |     |
|------|------------------------------------------------------------------------------------------------------------------------------------|-----|
|      | band minimum, $\Delta E_{\rm c}$ , and valance band maximum, $\Delta E_{\rm v}$ , in 4H–SiC due to                                 |     |
|      | (a) ionised donors, $N_d^+$ , and (b) ionised acceptors, $N_a^-$ . Reprinted [adapted]                                             |     |
|      | from [53].                                                                                                                         | 16  |
| 2.9  | Experimental Hall mobility, $\mu_{\rm H}$ , (points) for (a) moderately N doped (10 <sup>17</sup> cm <sup>-3</sup> )               |     |
|      | and (b) highly Al doped $(10^{19} \text{ cm}^{-3})$ 4H–SiC samples as a function of absolute                                       |     |
|      | thermodynamic temperature, T, alongside theoretical fits (solid lines) deter-                                                      |     |
|      | mined from approximate solutions to the Boltzmann equation with the relax-                                                         |     |
|      | ation time approximation, considering contributions from to intra-valley longi-                                                    |     |
|      | tudinal acoustic phonon (ac), ionised impurity (ii), neutral impurity (ni), polar                                                  |     |
|      | optical phonon (pop), non-polar optical phonon (npo) and inter-valley phonon                                                       |     |
|      | (iph) scattering mechanisms (dashed lines). Reprinted [adapted] from [20, 57].                                                     | 18  |
| 2.10 | Experimental electron drift velocity, $v_d$ , as a function of electric field strength.                                            | -   |
|      | $\mathscr{E}$ , for a $10^{17} \mathrm{cm}^{-3}$ N doped 4H–SiC sample 8° off-axis from the basal plane                            |     |
|      | (points) and semi-empirical model fits for Equation 2.15 (lines) at 296 K and                                                      |     |
|      | 593 K. Reprinted [adapted] from [59]                                                                                               | 19  |
| 2.11 | Van der Pauw resistivity, $\rho$ , measurements as a function of absolute thermo-                                                  |     |
|      | dynamic temperature, T, for a range of N doped 4H–SiC samples, as deduced                                                          |     |
|      | from Hall effect measurements. Reprinted [adapted] from [48]                                                                       | 20  |
| 2.12 | A schematic cross-section for a simple lateral junction field effect transistor.                                                   |     |
|      | Majority carriers flow from the source along the channel to the drain. The                                                         |     |
|      | channel resistivity is modulated by the gate-channel and body-channel p-n                                                          |     |
|      | junctions.                                                                                                                         | 21  |
| 2.13 | A qualitative illustration of the net charge distributions though an abrupt $\mathbf{p^{+-}}$                                      |     |
|      | n junction, including electron and hole concentrations (solid lines) and using                                                     |     |
|      | the abrupt depletion approximation (dashed lines) [12]                                                                             | 23  |
| 2.14 | Calculated electric field, $\mathscr{C},$ and electric potential, $\phi,$ of an abrupt p-n junction,                               |     |
|      | using the abrupt depletion approximation, for (a) $N_{\rm a} = 2 \times 10^{19} \mathrm{cm}^{-3}$ and                              |     |
|      | $N_{\rm d} = 1 \times 10^{17} {\rm cm}^{-3}$ with $\phi_0 = 2.95 {\rm V}$ and (b) $N_{\rm a} = 2 \times 10^{15} {\rm cm}^{-3}$ and |     |
|      | $N_{\rm d} = 1 \times 10^{17} \mathrm{cm}^{-3}$ with $\phi_0 = 2.81 \mathrm{V}$ . The reference position has been set to           |     |
|      | the metallurgical junction and the reference potential has been set to minus                                                       |     |
|      | infinity. Purple and green indicate p and n regions, respectively                                                                  | 24  |
| 2.15 | Simulated mobile electron distributions in the n-type channel of a Si JFET                                                         |     |
|      | with gate a length 2.5 times greater than its channel depth, calculated from                                                       |     |
|      | simultaneous solutions to both the continuity and Poisson equations in two-                                                        |     |
|      | dimensions for a range of drain-source, gate-drain and gate-source bias volt-                                                      |     |
|      | ages, $V_{\rm DS}$ , $V_{\rm GD}$ and $V_{\rm GS}$ , respectively, assuming constant electron mobility.                            |     |
|      | Solid lines within the channel represent 50% depletion of the majority carri-                                                      |     |
|      | ers while the dotted lines correspond with 10% and 90% depletion contours.                                                         | 0.0 |
|      | Reprinted [adapted] from [68]                                                                                                      | 26  |

| 2.16 | Simulated mobile electron distributions in the n-type channel of a Si JFET                               |    |
|------|----------------------------------------------------------------------------------------------------------|----|
|      | with gate a length 2.5 times greater than its channel depth, calculated from                             |    |
|      | simultaneous solutions to both the continuity and Poisson equations in two-                              |    |
|      | dimensions for a range of drain-source, gate-drain and gate-source bias volt-                            |    |
|      | ages, $V_{\rm DS}$ , $V_{\rm GD}$ and $V_{\rm GS}$ , respectively, assuming constant electron mobility.  |    |
|      | Solid lines within the channel represent 50% depletion of the majority carri-                            |    |
|      | ers while the dotted lines correspond with 10% and 90% depletion contours.                               |    |
|      | Reprinted [adapted] from [68]                                                                            | 27 |
| 2.17 | Simulated mobile electron distributions in the n-type channel of a Si JFET                               |    |
|      | with gate a length 2.5 times greater than its channel depth, calculated from                             |    |
|      | simultaneous solutions to both the continuity and Poisson equations in two-                              |    |
|      | dimensions for a range of drain-source, gate-drain and gate-source bias volt-                            |    |
|      | ages, $V_{\rm DS}$ , $V_{\rm CD}$ and $V_{\rm CS}$ , respectively, assuming field-dependent electron mo- |    |
|      | bility. Solid lines within the channel represent 50% depletion of the majority                           |    |
|      | carriers while the dotted lines correspond with 10% and 90% depletion con-                               |    |
|      | tours. Reprinted [adapted] from [68].                                                                    | 28 |
| 2.18 | Simulated potential distribution in the n-type channel of a Si JFET with gate                            |    |
|      | a length 2.5 times greater than its channel depth, calculated from simultane-                            |    |
|      | ous solutions to both the continuity and Poisson equations in two-dimensions                             |    |
|      | for gate-source and drain-source bias voltages of $V_{\rm GS} = 0$ V and $V_{\rm DS} = 5$ V,             |    |
|      | respectively, assuming (a) constant and (b) field-dependent electron mobility.                           |    |
|      | Solid lines within the channel represent 50% depletion of the majority carri-                            |    |
|      | ers while the dotted lines represent contours of constant potential. Reprinted                           |    |
|      | [adapted] from [68]                                                                                      | 29 |
| 2.19 | Simulated volt-ampere characteristics for a n-channel Si JFET with gate a                                |    |
|      | length 2.5 times greater than its channel depth, calculated from simultane-                              |    |
|      | ous solutions to both the continuity and Poisson equations in two-dimensions                             |    |
|      | (purple line) and using Shockley's approximate analytic 1-dimensional (be-                               |    |
|      | low expop) and 2-dimension (above expop) techniques, for a gate-source bias                              |    |
|      | voltage of 0 V and assuming constant electron mobility. Reprinted [adapted]                              |    |
|      | from [68].                                                                                               | 30 |
| 2.20 | An illustration of the two part channel depletion model of Grebene and                                   |    |
|      | Ghandhi beyond channel pinch-off, developed in the framework of the abrupt                               |    |
|      | depletion approximation, where $L$ is the channel length, $a$ is the channel                             |    |
|      | depth, $W_{\rm n}$ is the depletion width in the n-type channel and b is the active                      |    |
|      | channel depth. The depletion width in region 1, of length $L_1$ , is calculated                          |    |
|      | in the framework of the gradual channel approximation, while in region 2,                                |    |
|      | of length $L_2$ , it is solved using the two-dimensional Poisson equation with                           |    |
|      | boundary conditions chosen to ensure continuity of the potential across the                              |    |
|      | two regions. Reprinted [adapted] from [74].                                                              | 31 |

| 2.21 | Experimental channel drain-source saturation current at zero applied gate-                                                     |    |
|------|--------------------------------------------------------------------------------------------------------------------------------|----|
|      | source voltage, $i_{\text{DSS}}$ , for a n-channel buried gate JFET with Al doped gate con-                                    |    |
|      | centration of $1.6 \times 10^{18} \mathrm{cm}^{-3}$ , N doped channel concentration of $2.4 \times 10^{17} \mathrm{cm}^{-3}$ , |    |
|      | and channel length, width and depth of $5\mu\text{m}$ , $1\text{mm}$ and $0.2\mu\text{m}$ , respectively.                      |    |
|      | Reprinted [adapted] from [58]                                                                                                  | 34 |
| 2.22 | Drain current for zero applied gate-source bias, $i_{\text{DSS}}$ , of a packaged 6H–SiC n-                                    |    |
|      | channel lateral depletion mode JFET with 200 µm wide and 10 µm long gate,                                                      |    |
|      | measured during the 1 <sup>st</sup> and 3007 <sup>th</sup> hour of continuous operation at 500 °C.                             |    |
|      | Reprinted [adapted] from [84]                                                                                                  | 35 |
| 2.23 | A comparison of experimental 6H–SiC n-channel lateral depletion mode JFET                                                      |    |
|      | characteristics (points) and simulations with the SPICE primitive compact                                                      |    |
|      | model (lines). Reprinted [adapted] from [83].                                                                                  | 36 |
| 2.24 | Experimental output characteristics of a 4H–SiC n-channel lateral depletion                                                    |    |
|      | mode JFET with gate width and length of 100 um and 10 um, respectively.                                                        |    |
|      | measured at (a) 25 °C and (b) 600 °C. Reprinted [adapted] from [8]                                                             | 37 |
| 2.25 | Experimental transconductance, $q_{\rm m}$ , and corresponding intrinsic gain, $q_{\rm m}r_{\rm o}$ of                         |    |
|      | a 4H–SiC n-channel lateral depletion mode JFET with gate width and length                                                      |    |
|      | of 100 um and 10 um, respectively, as a function of temperature, T. Reprinted                                                  |    |
|      | [adapted] from [8]                                                                                                             | 37 |
| 2.26 | Low-frequency small-signal amplifier equivalent circuits. Expression for the                                                   |    |
| -    | open-circuit voltage gain. $A_{vo}$ : short-circuit current gain. $A_{io}$ : short-circuit                                     |    |
|      | transconductance, $G_{\rm m}$ ; and open-circuit transresistance, $R_{\rm m}$ , are defined in                                 |    |
|      | terms of input and output signal voltages, $v_i$ and $v_0$ , respectively, and input                                           |    |
|      | and output signal currents, $i_i$ and $i_o$ , respectively. Small-signal input and out-                                        |    |
|      | put resistances, $r_i$ and $r_o$ , respectively, are the Thévenin or Norton equivalent                                         |    |
|      | values seen looking into the input and output port, respectively. Reprinted                                                    |    |
|      | [adapted] from [88]                                                                                                            | 39 |
| 2.27 | Basic single stage n-channel depletion mode FET inverting voltage amplifier                                                    |    |
|      | with resistor based voltage level-shift and negative voltage feedback. Instan-                                                 |    |
|      | taneous input and output signals are denoted by $v_{\rm I}$ and $v_{\rm O}$ , respectively.                                    |    |
|      | Reprinted [adapted] from [90]                                                                                                  | 40 |
| 2.28 | Single-stage n-channel lateral depletion-mode FET differential voltage ampli-                                                  |    |
|      | fier with bootstrapped differential current-source load with voltage-follower,                                                 |    |
|      | cascode current-sinks and diode level-shifting. Reprinted [adapted] from [92].                                                 | 41 |
| 2.29 | Gain enhanced differential pair using positive feedback. Reprinted [adapted]                                                   |    |
| -    | from [93].                                                                                                                     | 42 |
| 2.30 | Two-stage n-channel lateral depletion-mode FET op-amp with bootstrapped                                                        |    |
|      | differential current-source load both resistor and diode level-shifting and Miller                                             |    |
|      | compensation. Reprinted [adapted] from [94].                                                                                   | 43 |
| 2.31 | Two-stage n-channel lateral depletion-mode FET op-amp with bootstrapped                                                        |    |
|      | differential current-source load. both resistor and diode level-shifting cur-                                                  |    |
|      | rent mirror biasing, bootstrapped current bleeder and Miller compensation.                                                     |    |
|      | Reprinted [adapted] from [95]                                                                                                  | 44 |
|      |                                                                                                                                | -  |

| 2.32 | Prototype 6H–SiC integrated circuit common-source amplifier (a) gain-frequency                                        |    |
|------|-----------------------------------------------------------------------------------------------------------------------|----|
|      | characteristics at 25 $^{\circ}\mathrm{C}$ (blue) and 500 $^{\circ}\mathrm{C}$ (red) and (b) normalised low-frequency |    |
|      | voltage gain variation over time for 500 $^{\circ}\mathrm{C}$ operation following a 100 hour                          |    |
|      | burn-in period. Reprinted [adapted] from [4].                                                                         | 46 |
| 2.33 | Optical micrographs a region of an 6H–SiC IC chip (a) as-fabricated and (b) $$                                        |    |
|      | following failure after thousands of hours operating at 500 $^{\circ}\mathrm{C}$ while exposed                        |    |
|      | to air. Reprinted [adapted] from [4].                                                                                 | 47 |
| 2.34 | Annotated cross-sectional micrograph of a $4H$ –SiC JFET and passivated two-                                          |    |
|      | layer interconnect and dielectric stack. Reprinted [adapted] from [2]                                                 | 47 |
| 2.35 | Measured differential small-signal voltage gain as a function of time for 4H–                                         |    |
|      | SiC voltage amplifiers operating at 500 °C, with supply voltages set to $V_{\rm DD}=$                                 |    |
|      | $45 \text{ V}$ and $V_{\text{SS}} = -15 \text{ V}$ . Reprinted [adapted] from [2]                                     | 48 |
| 2.36 | eq:monolithic single-stage 6H-SiC differential voltage amplifier with resistor loads.                                 |    |
|      | Reprinted [adapted] from [96]                                                                                         | 49 |
| 2.37 | Monolithic single-stage 6H-SiC differential voltage amplifier current-source                                          |    |
|      | loads and common-mode voltage feedback. Reprinted [adapted] from [96]                                                 | 50 |
| 2.38 | Monolithic single-stage 6H-SiC differential voltage amplifier current-source                                          |    |
|      | loads, common-mode voltage feedback and cascoded drivers. Reprinted [adapted]                                         |    |
|      | from [96]                                                                                                             | 50 |
| 2.39 | Measured differential voltage gains at room temperature with $V_{\rm DD} = 45  \rm V$ ,                               |    |
|      | $V_{\rm SS} = V_{\rm GG} = 0  {\rm V}$ for each of the various amplifier configurations. Reprinted                    |    |
|      | [adapted] from [96]                                                                                                   | 51 |
| 2.40 | Measured differential small-signal voltage gains at room temperature with                                             |    |
|      | $V_{\rm DD} = 45 \mathrm{V}, \ V_{\rm SS} = V_{\rm GG} = 0 \mathrm{V}$ for (a) the passive-loaded amplifier in Fig-   |    |
|      | ure 2.36 and (b) a cascade of the circuit in Figure 2.37, without voltage level-                                      |    |
|      | shifting, with that in Figure 2.36, at 25 °C and 600 °C. Reprinted [adapted]                                          |    |
|      | from [96].                                                                                                            | 51 |
|      |                                                                                                                       |    |
| 3.1  | Theoretical monovalent ground-state impurity bandwidths calculated in frame-                                          |    |
|      | work of the tight binding approximation using approximate values applicable                                           |    |
|      | for N donors (purple) and Al acceptors (green) in 4H–SiC [46].                                                        | 62 |
| 3.2  | Theoretical shift of donor ground-state energy, $E_{\rm d}$ , due to screening by con-                                |    |
|      | duction electron, $n$ , calculated under the assumption of non-degeneracy, cal-                                       |    |
|      | culated at 25 °C and 400 °C                                                                                           | 64 |
| 3.3  | Calculated majority carrier concentrations, reduced Fermi level relative to the                                       |    |
|      | conduction band edge and fundamental band gap in nitrogen and aluminium                                               |    |
|      | doped 4H–SiC for relevant n-channel JFET doping concentrations assuming                                               |    |
|      | no compensation. Values are determined from numerical solutions to the                                                |    |
|      | charge neutrality equation. Solid lines represent full models while dashed                                            |    |
|      | lines assume single intrinsic bands with extrinsic effects omitted. $\ldots$ .                                        | 67 |

| 3.4 | Illustrative density of states and carrier energy distributions in the conduc-<br>tion and valence bands of (a) intrinsic, (b) n-type and (c) p <sup>+</sup> -type 4H–SiC<br>at various temperatures $T$ . The valence band minimum is selected as the                                                                 |    |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 3.5 | reference energy. The Fermi level is indicated by blue dashed lines Equilibrium distribution of conduction band density of states and free electron                                                                                                                                                                    | 68 |
|     | concentrations determined for a singular intrinsic parabolic conduction and<br>valence bands without impurity induced effects (dashed lines) and using the<br>proposed model including non-parabolicity, multiple non-equivalent conduc-                                                                               |    |
|     | tion and valence bands and impurity induced effects for a N donor concentra-<br>tion of $1 \times 10^{18} \mathrm{cm}^{-3}$ with compensation concentration $N_{\mathrm{a}} = 1 \times 10^{15} \mathrm{cm}^{-3}$<br>at $T = 673 \mathrm{K}$ . The intrinsic first conduction hand minimum is taken as the              |    |
|     | reference energy.                                                                                                                                                                                                                                                                                                      | 69 |
| 3.6 | Illustration of the effect of compensation in doped semiconductors. Electrons<br>and holes are represented by filled and empty circles, respectively. Dashed<br>arrows indicated a previous lowering in energy of a majority carrier to fill a                                                                         |    |
|     | compensating state. Solid lines represent subsequent possible majority car-<br>rier transitions into the conduction or valence band for n-type and p-type                                                                                                                                                              |    |
| 97  | semiconductors, respectively.                                                                                                                                                                                                                                                                                          | 69 |
| 5.7 | the Fermi integral of order one-half                                                                                                                                                                                                                                                                                   | 70 |
| 3.8 | Calculated thermal conduction band density of states effective mass, $m_{\rm e}^{\rm d}$ , in-<br>cluding all six bands of interest, as a function of absolute thermodynamic                                                                                                                                           | 10 |
|     | temperature, $T$ , as determined by Equation 3.51 using first-order $\mathbf{k} \cdot \mathbf{p}$ dispersion parameters $0.77 \mathrm{eV^{-1}}$ and $0.83 \mathrm{eV^{-1}}$ for the first and second conduction                                                                                                        |    |
| 3.9 | bands, respectively                                                                                                                                                                                                                                                                                                    | 72 |
|     | (b) variation with temperature, $T$ , for motion along the principle axis                                                                                                                                                                                                                                              | 80 |
| 4.1 | Cross section view during a JFET process flow.                                                                                                                                                                                                                                                                         | 86 |
| 4.1 | Cross section view during a JFET process flow. (cont.)                                                                                                                                                                                                                                                                 | 87 |
| 4.2 | SIMS measurements (points) alongside SRIM simulation results for individual implant steps listed in Table 4.2 (dashed lines) and their total (solid line)                                                                                                                                                              | 88 |
| 4.3 | An aerial view photomicrograph of a fabricated SiC n-channel lateral depletion-<br>mode (NLDM) JFET with 9 µm gate length and 250 µm gate width and a<br>corresponding schematic diagram with colours corresponding to those used in<br>Figure 4.1; with nitride and top-up layer opacity has been reduced to preventt |    |
| 4.4 | the visual obstruction of the lower layers                                                                                                                                                                                                                                                                             | 88 |
|     | structure with mesa width $W$ , contact width $Z = W - \delta$ , contact length $L$<br>and contact spacings $d$                                                                                                                                                                                                        | 90 |

| 4.5  | Cross section of a transfer length method (TLM) test structure with annealed                                                                                                                 |             |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
|      | contacts, with mesa depth $a$ , contact length $L$ and contact depth into semi-                                                                                                              |             |
|      | conductor t. $I_{\text{eff}}$ represents the proportion of the current flowing vertically                                                                                                    |             |
|      | into the contact (dashed lines) with the remainder (dot-dash line) passing                                                                                                                   |             |
|      | horizontal through the contact sidewall of resistance $R_{\rm sw}$ . $R_{\rm sh}$ is the semicon-                                                                                            |             |
|      | ductor sheet resistance either side of the contact. $dR$ and $dG$ are transmission                                                                                                           |             |
|      | line model elements described in Equation 4.4.                                                                                                                                               | 90          |
| 4.6  | Room temperature transfer length method (TLM) measurements of annealed Al/Ti and Ni/Ti contacts on highly Al $(2 \times 10^{19} \text{ cm}^{-3})$ and N $(2 \times 10^{19} \text{ cm}^{-3})$ |             |
|      | doped 4H-SiC respectively. The utilised structures had contacts widths Z of                                                                                                                  |             |
|      | 160 µm nominal mosa dopths a of 200 nm and 300 nm respectively utilised                                                                                                                      |             |
|      | four contact spacings d cash and displayed long contact behaviour                                                                                                                            | 02          |
| 17   | Variation in the total registeries $R$ between pairs of contact behaviour                                                                                                                    | 92          |
| 4.7  | variation in the total resistance, $R_{\rm tot}$ , between pairs of contacts 10 µm apart                                                                                                     | 0.0         |
| 1.0  | and the determined variation of sheet resistance, $R_{\rm sh}$ , with temperature                                                                                                            | 93          |
| 4.8  | A comparison of sheet resistance, $R_{\rm sh}$ , and specific contact resistance, $\rho_{\rm c}$ ,                                                                                           |             |
|      | values for two columns of transfer length method (TLM) structures along the                                                                                                                  |             |
|      | left (purple) and right (green) edges of a 10 mm by 10 mm 4H–SiC sample                                                                                                                      |             |
|      | with N implanted $(2 \times 10^{19} \text{ cm}^3)$ epilayer as described in Figure 4.2. Error                                                                                                |             |
|      | bars denote the standard error and the dashed lines represent weighted mean                                                                                                                  |             |
|      | values for each group of values                                                                                                                                                              | 94          |
| 4.9  | Plots of the WKB derived specific contact resistance expression in Equa-                                                                                                                     |             |
|      | tion 4.7 in the thermionic emission regime, at $25 ^{\circ}$ C, $100 ^{\circ}$ C, $200 ^{\circ}$ C, $300 ^{\circ}$ C                                                                         |             |
|      | and 400 °C at two different barrier heights, $\phi_{\rm B}$                                                                                                                                  | 95          |
| 4.10 | Cross sectional schematic structure for the JFET model being developed, in-                                                                                                                  |             |
|      | dicating doping concentrations as well as pertinent dimensions and positions,                                                                                                                |             |
|      | where L is the channel length; a is the channel depth; $W_{\rm d,t}$ and $W_{\rm d,b}$ are                                                                                                   |             |
|      | the top and bottom gate depletion widths into the channel, respectively; $N_{\rm a}$                                                                                                         |             |
|      | and $N_{\rm b}$ are the net acceptor doping concentrations in top and bottom gate                                                                                                            |             |
|      | epilayers; $N_{\rm d}$ is the net donor concentration in the device channel; $N_{\rm d}^+$ is the                                                                                            |             |
|      | implanted donor concentration at the source and drain contacts; and $x_{\rm D}$ and                                                                                                          |             |
|      | $x_{\rm S}$ are the drain and source ends of the channel, respectively.                                                                                                                      | 97          |
| 4.11 | A comparison of the proposed JFET channel models, 1 and 2, with the conven-                                                                                                                  |             |
|      | tional Simulation Program with Integrated Circuit Emphasis (SPICE) primi-                                                                                                                    |             |
|      | tive (A), the Shockley model (B) and the Ding model (C), using the nominal                                                                                                                   |             |
|      | parameters listed in Table 4.3, for $v_{\rm BS} = 0$ V, $v_{\rm DS} = v_{\rm DS sat}$ and $\Xi = 0$ V <sup>-1</sup>                                                                          | 101         |
| 4.12 | Comparison of the channel potential, depletion and electric field profiles be-                                                                                                               |             |
|      | tween the Shockley (B) and the proposed JFET model (2) assuming constant                                                                                                                     |             |
|      | mobility for a 9 µm gate length device with 300 nm channel depth using nom-                                                                                                                  |             |
|      | inal parameters listed in Table 4.3                                                                                                                                                          | 103         |
| 4 13 | Comparison output conductance and transconductance characteristics em-                                                                                                                       | 100         |
|      | phasising the effect of terminal bias and electric field dependent mobility.                                                                                                                 |             |
|      | ing the nominal parameter values listed in Table 4.3 for $\Xi = 20 \mathrm{mV}^{-1}$ (solid                                                                                                  |             |
|      | lines) and $\Xi = 0 V^{-1}$ (dashed lines)                                                                                                                                                   | 105         |
|      | $\operatorname{IIIIOD}_{\operatorname{und}} \Box = 0  (\operatorname{und}_{\operatorname{IIIOD}})  \ldots  \ldots  \ldots  \ldots  \ldots  \ldots  \ldots  \ldots  \ldots  $                 | <b>T</b> 00 |

| 4.14 | Technology computer aided design (TCAD) simulations for representative ma-                                                                                                            |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | terial and geometric parameters for the fabricated devices. Data courtesy of                                                                                                          |
|      | Dr. Amit Tiwari                                                                                                                                                                       |
| 4.15 | Room temperature experimental dynamic channel output resistance, $r_0$ , as a                                                                                                         |
|      | function of drain-source voltage, $V_{\rm DS}$ , for pertinent gate-source voltages, $V_{\rm GS}$ . 106                                                                               |
| 4.16 | Comparison of the level 2 compact model with and without channel length                                                                                                               |
|      | modulation and expop smoothing expressions, using the channel length mod-                                                                                                             |
|      | ulation parameters $\lambda = 2 \times 10^{-2}$ and $\gamma = 0.1$ and expop smoothing parameter                                                                                      |
|      | value of $\chi = 0.1$                                                                                                                                                                 |
| 4.17 | Experimental static p-n diode characteristics (points) and model fits (dashed                                                                                                         |
|      | lines) for a structure with cross sectional area $4.59 \times 10^{-4} \mathrm{cm}^2$ 108                                                                                              |
| 4.18 | Experimental gate current, $i_{\rm G},$ measured from a fabricated JFET with $9\mu{\rm m}$                                                                                            |
|      | gate length and 250 $\mu {\rm m}$ gate width, under drain-source bias, $v_{\rm DS}~=~10{\rm V},$                                                                                      |
|      | body-source bias, $v_{\rm BS} = 0$ V between 100 °C and 400 °C 109                                                                                                                    |
| 4.19 | Schematic illustration of the proposed quasi-static JFET compact model, in-                                                                                                           |
|      | cluding series resistances and junction leakage currents                                                                                                                              |
| 4.20 | A comparison between experimental junction field effect transistor (JFET)                                                                                                             |
|      | measurements (points) and the complete proposed compact model (CM) with                                                                                                               |
|      | optimised parameters (lines) under various bias conditions at $25^{\circ}$ C. The                                                                                                     |
|      | utilised model parameters are listed in Table 4.4                                                                                                                                     |
| 4.21 | Schematic illustration of the proposed large-signal JFET compact model, in-                                                                                                           |
|      | cluding series resistances, junction leakage currents and charge storage 112                                                                                                          |
| 4.22 | Schematic illustration of the low-leakage quasi-static small-signal model for                                                                                                         |
|      | the proposed JFET compact model, where $r_{\rm d}$ and $r_{\rm s}$ are the dynamic drain and                                                                                          |
|      | source series resistances, respectively, $r_{\rm o}$ is the dynamic output resistance, $v_{\rm gs}$                                                                                   |
|      | and $v_{\rm bs}$ are the gate-source and body-source signal voltages, respectively, and                                                                                               |
| 4 00 | $g_{\rm m}$ and $g_{\rm mb}$ are the transconductance and body-transconductance, respectively.114                                                                                     |
| 4.23 | Intrinsic transconductance and body-transconductance for channel model 2<br>using the neurinal neuron star scheme listed in Table 4.2 for $\Sigma = 0 M^{-1}$                         |
| 4.94 | Using the nominal parameter values listed in Table 4.5 for $\Xi = 0$ v <sup>-1</sup> 115<br>Schematic illustration of the low lookage high frequency small signal model               |
| 4.24 | for the proposed IFET compact model where $r_1$ , $r_2$ , $r_3$ and $r_5$ are the dy-                                                                                                 |
|      | namic drain gate source and hulk series resistances respectively $r_{\rm c}$ is the                                                                                                   |
|      | dynamic output resistance $v_{rr}$ and $v_{hr}$ are the gate-source and body-source                                                                                                   |
|      | signal voltages respectively $a_{\rm m}$ and $a_{\rm mb}$ are the transconductance and body-                                                                                          |
|      | transconductance, respectively, $g_{rd}$ , $g_{rs}$ , $g_{hd}$ and $g_{hs}$ are small-signal conduc-                                                                                  |
|      | tances and $a_{rd}$ , $a_{re}$ , $a_{bd}$ and $a_{bc}$ are signal charges                                                                                                             |
| 4.25 | Experimental variation in drain-source current, $i_{DS}$ , with temperature, T.                                                                                                       |
|      | between 25 °C and 400 °C at various bias conditions (points) and the opti-                                                                                                            |
|      | mised compact model simulation results determined using a multi-step modi-                                                                                                            |
|      | fied Levenberg-Marquardt optimisation algorithms within HSPICE, follow-                                                                                                               |
|      | ing the process described in §4.4.2, for a nominal temperature, $T_n$ , of 25 °C                                                                                                      |
|      | (lines), whose parameters listed in Table B.1. $\ldots \ldots \ldots$ |
|      |                                                                                                                                                                                       |

| 4.26 | Open-channel conductance thermal models: SPICE power law model (dashed                                                                                            |     |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|      | line) and twin power law model with incomplete ionisation (solid line), given                                                                                     |     |
|      | $N_{\rm d} = 10^{17} {\rm cm}^{-3}, T_{\rm n} = 300 {\rm K}, \ \mu_{\rm e,0}(T_{\rm n}) = 6 \times 10^{-2} {\rm m}^2 {\rm V}^{-1} {\rm s}^{-1}, \ \alpha = -2.5,$ |     |
|      | $\beta = 2.5$ and $M = 0.5$ .                                                                                                                                     | 118 |
| 4.27 | Experimental (points) and simulated (lines) p-n junction built-in potentials                                                                                      |     |
|      | for top and bottom gates, $\phi_{0,t}$ and $\phi_{0,b}$ , respectively, as a function of absolute                                                                 |     |
|      | temperature. Simulated values were achieved through by numerically solving                                                                                        |     |
|      | a simplified charge neutrality equation using the Newton-Raphson method,                                                                                          |     |
|      | assuming nominal doping concentrations and zero compensation                                                                                                      | 120 |
| 4.28 | Room temperature capacitance-voltage measurements for a lateral 4H–SiC                                                                                            |     |
|      | step p <sup>+</sup> -n junction diode with cross sectional area $4.59 \times 10^{-4} \text{ cm}^2$ . Experi-                                                      |     |
|      | mentally extracted values for the contact potential and effective channel dop-                                                                                    |     |
|      | ing concentration, as determined from the root and slope of the linear fit of                                                                                     |     |
|      | the inverse squared capacitance against voltage measurements, respectively,                                                                                       |     |
|      | are included                                                                                                                                                      | 121 |
| 4.29 | Relative change in measured pinch-off voltages with temperature, determined                                                                                       |     |
|      | from the slopes of linear fits to experimental inverse squared capacitance                                                                                        |     |
|      | against voltage measurements for a lateral 4H–SiC $\rm p^+\text{-}n$ junction. The dashed                                                                         |     |
|      | line represents a linear fit to the experimental data                                                                                                             | 122 |
| 4.30 | Experimental JFET gate-source capacitance, $C_{\rm gs}$ , as a function of gate-source                                                                            |     |
|      | bias, $V_{\rm GS}$ at 25 °C and 400 °C, using a measurement frequency of 100 kHz.                                                                                 |     |
|      | Drain and body terminals were guarded (set to AC ground)                                                                                                          | 124 |
| 51   | N-channel integrated circuit component symbols. Drain gate source and                                                                                             |     |
| 0.1  | hody terminals are denoted by D. G. S and B. respectively                                                                                                         | 197 |
| 52   | Single-supply IFFT common-source amplifier with (a) passive and (b) active                                                                                        | 141 |
| 0.2  | load configuration with body-source voltage fixed at 0.V                                                                                                          | 198 |
| 53   | Single-supply IFET common-source amplifier with (a) passive and (b) active                                                                                        | 120 |
| 0.0  | load configuration for body coupled devices                                                                                                                       | 129 |
| 5.4  | Interconnect configurations and equivalent circuits for drain-source coupled                                                                                      | 120 |
| 0.1  | IFETs                                                                                                                                                             | 129 |
| 5 5  | (i) Voltage transfer characteristics at $25 ^{\circ}$ C (blue) and $400 ^{\circ}$ C (red) (ii) DC                                                                 | 120 |
| 0.0  | output voltage $V_{\rm O}$ for $V_{\rm I} = 0$ V and (iii) low-frequency open-circuit voltage                                                                     |     |
|      | gain $A_{\rm m}$ for the (a) passive and (b) active common-source amplifier configu-                                                                              |     |
|      | rations in Figure 5.2 (dashed lines) and Figure 5.3 (solid lines).                                                                                                | 131 |
| 5.6  | Small-signal model for the circuits in Figures 5.3a and 5.3b (a) before and (b)                                                                                   | 101 |
| 0.0  | after applying the source absorption theorem                                                                                                                      | 132 |
| 5.7  | Qualitative voltage transfer characteristic of a common-source JFET amplifier                                                                                     | -02 |
|      | with active depletion mode JFET load. The numbered regions refer to the                                                                                           |     |
|      | operating state of each device, as described in [90] with region III the desired                                                                                  |     |
|      | operating point for achieving high gain linear amplification                                                                                                      | 134 |
|      | operating point for administing ingli Sain infeat amplification.                                                                                                  | 101 |

| 5.8  | SPICE simulated device characteristics for a $9\mu{\rm m}$ by $250\mu{\rm m}$ SiC JFET using                      |      |
|------|-------------------------------------------------------------------------------------------------------------------|------|
|      | the experimentally determined value of bottom gate pinch-off voltage (dashed                                      |      |
|      | lines) and the maximum nominal value 1 kV (solid lines) for various values of                                     |      |
|      | $v_{\rm DS}, v_{\rm GS}$ and $v_{\rm BS}, \ldots, \ldots, \ldots, \ldots, \ldots, \ldots, \ldots, \ldots, \ldots$ | 136  |
| 5.9  | Active loaded common-source amplifier with negative body bias (a) without                                         |      |
|      | and (b) with load degradation.                                                                                    | 137  |
| 5.10 | (i) Voltage transfer characteristics at 25 °C and 400 °C, (ii) DC output voltage,                                 |      |
|      | $V_{\rm O}$ , for input voltage, $V_{\rm I} = 0$ V and (iii) low-frequency open-circuit voltage                   |      |
|      | gain, $A_{\rm vo}$ , for the common-source amplifier configurations in (a) Figure 5.9a                            |      |
|      | and (b) Figure 5.9b, with the results from Figure 5.2b (dashed lines) included                                    |      |
|      | for reference.                                                                                                    | 138  |
| 5.11 | (a) A basic differential amplifier with passive loads and constant current-sink                                   |      |
|      | bias and (b) its simplified small-signal model. Ideal current-sink                                                | 139  |
| 5.12 | A SPICE sub-circuit capable of simultaneously supplying differential and                                          |      |
|      | common-mode voltage signals [145]                                                                                 | 141  |
| 5.13 | Interconnection configurations and equivalent circuits for two source-coupled                                     |      |
|      | JFETs                                                                                                             | 142  |
| 5.14 | Differential amplifier configurations with (a) independent depletion-mode JFET                                    |      |
|      | active loads and (b) current-mirror load providing differential to single-ended                                   |      |
|      | output conversion.                                                                                                | 143  |
| 5.15 | Large-signal single-ended output voltage transfer characteristics at 25 $^{\circ}\mathrm{C}$ (blue)               |      |
|      | and 400 $^{\circ}\mathrm{C}$ (red) for the circuits in (a) Figure 5.14a and (b) Figure 5.14b. $~$                 | 144  |
| 5.16 | SPICE simulations of the differential input large-signal branch currents and                                      |      |
|      | voltages for the circuits in (a) Figure 5.14a and (b) Figure 5.14b in the absence                                 |      |
|      | of common-mode input using supply voltages of $15 \text{ V}$ and $-7.5 \text{ V}$                                 | 145  |
| 5.17 | Small-signal (i) differential and (ii) common-mode voltage gains and (iii) cor-                                   |      |
|      | responding common-mode rejection ratios for the circuits in (a) Figure 5.14a                                      |      |
|      | and (b) Figure 5.14b                                                                                              | 146  |
| 5.18 | Differential amplifier configurations with (a) independent depletion-mode JFET                                    |      |
|      | active loads and (b) current-mirror load providing differential to single-ended                                   |      |
|      | output conversion, including a current buffer to reduce the common-mode                                           |      |
|      | voltage gain                                                                                                      | 147  |
| 5.19 | Large-signal single-ended output voltage transfer characteristics at 25 °C (blue)                                 |      |
| 5 00 | and $400$ °C (red) for the circuits in (a) Figure 5.18a and (b) Figure 5.18b I                                    | 148  |
| 5.20 | Small-signal (1) differential and (11) common-mode voltage gains and (11) cor-                                    |      |
|      | responding common-mode rejection ratios for the circuits in (a) Figure 5.18a                                      | 1 40 |
| F 01 | and (b) Figure 5.18b                                                                                              | 149  |
| 5.21 | Norton and Thevenin equivalent circuits. $\ldots$ $\ldots$ $\ldots$ $\ldots$ $\ldots$                             | 190  |
| 5.22 | me general source-ronower configuration (a) circuit schematic and (b) its                                         |      |
|      | sman-signar moder, assuming an immute input impedance, an ideal current                                           | 150  |
| 5 99 | Common drain amplifier with deplotion mode IFFT surrout sink biss                                                 | 151  |
| 0.23 | Common-drain ampimer with depiction-mode JFE1 current-sink blas                                                   | 191  |

| 5.24 | Voltage transfer characteristic for the source-follower circuit in Figure 5.23 at                                                                                                                                                                                                                                                                                       |       |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|      | $400 ^{\circ}$ C (solid line) in comparison with the ideal voltage buffer (dashed line).                                                                                                                                                                                                                                                                                | 152   |
| 5.25 | Voltage level-shifter (a) without and (b) with current buffering.                                                                                                                                                                                                                                                                                                       | 152   |
| 5.26 | Voltage transfer characteristics for the voltage level-shifter depicted in (a)                                                                                                                                                                                                                                                                                          |       |
|      | Figure 5.25a and (b) Figure 5.25b.                                                                                                                                                                                                                                                                                                                                      | 153   |
| 5.27 | Non-inverting operational amplifier configuration.                                                                                                                                                                                                                                                                                                                      | 154   |
| 5.28 | Block model for a negative feedback voltage amplifier.                                                                                                                                                                                                                                                                                                                  | 154   |
| 5.29 | Schematic for the proposed 4H–SiC n-channel lateral depletion-mode JFET amplifier.                                                                                                                                                                                                                                                                                      | . 155 |
| 5.30 | (a) Open-loop voltage transfer characteristic of the proposed 4H–SiC opera-<br>tional amplifier at 25 °C (blue line) and 400 °C (red line) using $\pm 15$ V supplies<br>and (b) the corresponding low-frequency small-signal differential voltage gain<br>between 25 °C and 400 °C using $\pm 15$ V or $\pm 30$ V supplies.                                             | . 156 |
| 5.31 | Closed-loop voltage gain, $A$ , normalised by the feedback factor, $B$ , as a func-<br>tion of open loop voltage gain, $A$ , and regiproceal feedback factor.                                                                                                                                                                                                           | 156   |
| 5.32 | (a) Closed-loop voltage transfer characteristic of the proposed 4H–SiC opera-<br>tional amplifier at 25 °C (blue line) and 400 °C (red line) using $\pm 15$ V supplies<br>and (b) the corresponding low-frequency small-signal differential voltage gain<br>between 25 °C and 400 °C using $\pm 15$ V or $\pm 30$ V supplies, for a reciprocal<br>feedback factor of 11 | . 157 |
| A.1  | Photomask outline for the lateral p-n junction diode used in this study (1:100 scale).                                                                                                                                                                                                                                                                                  | . 164 |
| A.2  | Photomask outline for the non-self aligned JFET with 9 µm gate length and                                                                                                                                                                                                                                                                                               |       |
|      | 250 µm gate width used in this study (1:100 scale).                                                                                                                                                                                                                                                                                                                     | 165   |
| A.3  | Photomask outline for the channel implant transfer length method (TLM)                                                                                                                                                                                                                                                                                                  |       |
|      | structure used in this study (1:100 scale).                                                                                                                                                                                                                                                                                                                             | 166   |
| A.4  | Photomask outline for the gate epilayer TLM structure used in this study                                                                                                                                                                                                                                                                                                |       |
|      | (1:100 scale)                                                                                                                                                                                                                                                                                                                                                           | 167   |
| A.5  | Photomask outline for a JFET differential pair with passive loads used in this                                                                                                                                                                                                                                                                                          |       |
|      | study (1:100 scale)                                                                                                                                                                                                                                                                                                                                                     | 168   |
| A.5  | Photomask outline for a JFET differential pair with passive loads used in this                                                                                                                                                                                                                                                                                          |       |
|      | study (1:100 scale) (cont.)                                                                                                                                                                                                                                                                                                                                             | 169   |

# List of Tables

| 2.1<br>2.2 | The primitive lattice constants of intrinsic 4H– and 6H–SiC at 300 K 6<br>A comparison of the commonly utilised descriptors for prevalent SiC polytypes                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.2        | $[22,26]. \qquad \qquad$                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2.3        | Experimental benchmark results for the circuit for the GaAs metal-semiconductor field effect transistor (MESFET) operational amplifier (op-amp) illustrated in                                                                                                                                                                                                                                                                                                                                                                                                                        |
|            | in Figure 2.31 [95]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4.1        | A simplified version of the process flow, developed by Dr. Konstantin Vasilevskiy of Newcastle University, used to fabricate the 4H–SiC JFETs and related de-                                                                                                                                                                                                                                                                                                                                                                                                                         |
|            | vices used in this study                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4.2        | N implant energies and fluxes used to form a $2 \times 10^{19} \text{ cm}^{-3}$ box profile to<br>facilitate low resistance n-type contacts                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 4.3        | Theoretically calculated nominal material specific compact model parameter values applicable to the fabricated devices under study, determined using the                                                                                                                                                                                                                                                                                                                                                                                                                              |
|            | specifications from the wafer manufacturer and simulated conductivity values. 102                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4.4        | Process steps used to optimise the compact model parameters for a n-channel<br>lateral depletion model JFET at 25 °C. Initial estimates were selected based<br>on experimental measurements and theoretical calculations. The first optimi-<br>sation stages was used to update the first-order parameters, $G_0$ , $\phi_{\rm p,t}$ and $\phi_{\rm p,b}$<br>only, with a second stage included the second-order effects. Parameters $\phi_{0,t}$ ,<br>$\phi_{0,b}$ , $\hat{x}_{\rm d}$ , $\hat{x}_{\rm s}$ and $R_{\rm c}$ were initialised to accurately determined values and held |
|            | constant throughout the optimisation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| B.1        | Model parameters for the proposed JFET compact model, including pertinent extracted values determined form curve fits to experimental data between $25 ^{\circ}\text{C}$ and $400 ^{\circ}\text{C}$ 170                                                                                                                                                                                                                                                                                                                                                                               |
| B.1        | Model parameters for the proposed JFET compact model, including pertinent<br>extracted values determined form curve fits to experimental data between<br>$25 ^{\circ}C$ and $400 ^{\circ}C$ (cont.)                                                                                                                                                                                                                                                                                                                                                                                   |
|            | $25  \bigcirc \text{and } 400  \bigcirc  (\bigcirc $                                                                                                                                                                                                                                                                                                                                                                                                          |

# List of Acronyms

| AC            | alternating current                                          |
|---------------|--------------------------------------------------------------|
| ADA           | abrupt depletion approximation                               |
| AFM           | atomic force microscopy                                      |
| AJA           | abrupt junction approximation                                |
| ASTRO         | Active Sensor Structures for Extreme Environments            |
| BEEM          | ballistic-electron emission microscopy                       |
| BJT           | bipolar junction transistor                                  |
| CD            | common drain                                                 |
| CG            | common gate                                                  |
| CLM           | channel length modulation                                    |
| CMRR          | common-mode rejection ratio                                  |
| CR            | cyclotron resonance                                          |
| $\mathbf{CS}$ | common source                                                |
| CV            | capacitance-voltage                                          |
| CWRU          | Case Western Reserve University                              |
| DC            | direct current                                               |
| DFT           | density functional theory                                    |
| DM            | depletion mode                                               |
| DOS           | density of states                                            |
| ECSCRM        | European Conference on Silicon Carbide and Related Materials |
| EDA           | electronic design automation                                 |
| EPR           | electron paramagnetic resonance                              |
| ETM           | Emerging Technologies and Materials                          |
| expop         | extrapolation pinch-off point                                |
| FET           | field effect transistor                                      |
| GCA           | gradual channel approximation                                |
| GRC           | Glenn Research Center                                        |

#### LIST OF ACRONYMS

| IC     | integrated circuit                                                |
|--------|-------------------------------------------------------------------|
| ICSCRM | International Conference on Silicon Carbide and Related Materials |
| JDA    | Joyce-Dixon approximation                                         |
| JFET   | junction field effect transistor                                  |
| LDA    | local density approximation                                       |
| LMA    | Levenberg-Marquardt algorithm                                     |
| LOPC   | longitudinal optical phonon plasma-coupled                        |
| MESFET | metal-semiconductor field effect transistor                       |
| MIS    | metal-insulator-semiconductor                                     |
| MOS    | metal-oxide-semiconductor                                         |
| MOSFET | metal-oxide-semiconductor field effect transistor                 |
| NASA   | National Aeronautics and Space Administration                     |
| NLDM   | n-channel lateral depletion-mode                                  |
| NMR    | nuclear magnetic resonance                                        |
| NR     | Newton-Raphson                                                    |
| NU     | Newcastle University                                              |
| ODCR   | optically detected cyclotron resonance                            |
| OP     | operating point                                                   |
| op-amp | operational amplifier                                             |
| PSRR   | power supply rejection ratio                                      |
| RIE    | reactive ion etching                                              |
| RMS    | root mean square                                                  |
| RTA    | rapid thermal anneal                                              |
| SI     | semi-insulating                                                   |
| SIMS   | secondary ion mass spectroscopy                                   |
| SNR    | signal-to-noise ratio                                             |
| SOI    | silicon-on-insulator                                              |
| SPICE  | Simulation Program with Integrated Circuit Emphasis               |
| SRH    | Shockley-Read-Hall                                                |
| SRIM   | Stopping Range of Ions in Matter                                  |
| TCAD   | technology computer aided design                                  |
| tempco | temperature coefficient                                           |
| TFE    | thermionic field emission                                         |
| THD    | total harmonic distortion                                         |
| TLM    | transfer length method                                            |
| VCCS   | voltage-controlled current-source                                 |
| VCVS   | voltage-controlled voltage-source                                 |

## LIST OF ACRONYMS

VTC voltage transfer characteristic WKB Wentzel-Kramers-Brillouin

# List of Symbols

| A                | first-order $\boldsymbol{k}{\cdot}\boldsymbol{p}$ dispersion parameter |
|------------------|------------------------------------------------------------------------|
|                  | cross-sectional area                                                   |
|                  | closed-loop gain                                                       |
| $A^{**}$         | effective Richardson constant                                          |
| $a'_0$           | effective Bohr radius                                                  |
| a                | direct lattice constant                                                |
|                  | device channel depth                                                   |
| $\boldsymbol{a}$ | direct lattice primitive vector                                        |
| $a^*$            | reciprocal lattice constant                                            |
| $a^*$            | reciprocal lattice primitive vector                                    |
| $A_{\rm i}$      | small-signal current gain                                              |
| $A_{\rm is}$     | small-signal short-circuit current gain                                |
| $A_{\rm o}$      | open-loop gain                                                         |
| $A_{\rm v}$      | small-signal voltage gain                                              |
| $A_{\rm vc}$     | small signal common-mode voltage gain                                  |
| $A_{\rm vd}$     | small-signal differential voltage gain                                 |
| $A_{\rm vo}$     | small-signal open-circuit voltage gain                                 |
| В                | feedback gain                                                          |
| b                | undepleted device channel depth                                        |
| C                | capacitance                                                            |
| c                | direct lattice constant                                                |
|                  | first-order $\boldsymbol{k} \cdot \boldsymbol{p}$ dispersion parameter |
| с                | direct lattice primitive vector                                        |
| $c^*$            | reciprocal lattice constant                                            |
| $c^*$            | reciprocal lattice primitive vector                                    |
| $C_{\rm bd}$     | body-drain capacitance                                                 |
| $C_{\rm bs}$     | body-source capacitance                                                |

| $C_{\rm d}$        | diffusion capacitance                       |
|--------------------|---------------------------------------------|
| $C_{\rm gd}$       | gate-drain capacitance                      |
| $C_{\rm gs}$       | gate-source capacitance                     |
| $C_{\mathrm{j}}$   | depletion capacitance                       |
| $C_{\mathrm{j},0}$ | depletion capacitance at zero bias          |
| D                  | diffusion coefficient                       |
| d                  | contact separation                          |
| E                  | energy                                      |
| e                  | elementary charge                           |
| $E_{00}$           | characteristic energy                       |
| $E_{\mathbf{a}}$   | acceptor level                              |
| $E_{\rm b}$        | impurity energy bandwidth                   |
| $E_{\rm c}$        | conduction band minimum                     |
| $E_{\rm cf}$       | crystal-field interaction                   |
| $E_{\rm d}$        | donor level                                 |
| $E_{\rm F}$        | Fermi-level                                 |
| $E_{\rm g}$        | fundamental band gap                        |
| $E_{\rm so}$       | spin-orbit interaction                      |
| $E_{\rm v}$        | valence band maximum                        |
| $E_{\rm vo}$       | valley-orbit interaction                    |
| F                  | Fermi transform                             |
|                    | Gaussian weighting function                 |
| f                  | linear frequency                            |
|                    | distribution function                       |
| $f_0$              | Fermi-Dirac distribution function           |
| $f_i$              | modified Fermi-Dirac distribution function  |
| G                  | standard deviation                          |
| G                  | reciprocal lattice translation vector       |
| g                  | Joyce-Dixon coefficient                     |
|                    | small-signal conductance                    |
| $g_{ m bd}$        | small-signal body-drain conductance         |
| $g_{ m bs}$        | small-signal body-source conductance        |
| $g_{\rm ds}$       | small-signal drain-source conductance       |
| $g_{ m gd}$        | small-signal gate-drain conductance         |
| $g_{\rm gs}$       | small-signal gate-source conductance        |
| $G_{\rm m}$        | small-signal short-circuit transconductance |
| $g_{ m m}$         | small-signal transconductance               |

| $g_{ m mb}$      | small-signal body-transconductance                        |
|------------------|-----------------------------------------------------------|
| h                | local hexagonal environment                               |
| h                | Miller index                                              |
|                  | Planck constant                                           |
| $\hbar$          | reduced Planck constant                                   |
| $i_{\rm BD}$     | instantaneous body-drain current                          |
| $i_{ m bd}$      | body-drain signal current                                 |
| $i_{\rm BS}$     | instantaneous body-source current                         |
| $i_{\rm bs}$     | body-source signal current                                |
| $i_{\rm D}$      | instantaneous drain current                               |
| $i_{\rm d}$      | drain signal current                                      |
| $I_{\rm DS}$     | drain-source bias current                                 |
| $i_{\rm DS}$     | instantaneous drain-source current                        |
| $i_{ m ds}$      | drain-source signal current                               |
| $i_{\rm DSS}$    | instantaneous drain-source current with gate-source short |
| $I_{\rm eff}$    | vertical current flow into contact                        |
| $i_{\rm G}$      | instantaneous gate current                                |
| $i_{ m GD}$      | instantaneous gate-drain current                          |
| $i_{\rm gd}$     | gate-drain signal current                                 |
| $i_{\rm GS}$     | instantaneous gate-source current                         |
| $i_{\rm gs}$     | gate-source signal current                                |
| $I_{\mathrm{I}}$ | input bias current                                        |
| $i_{\mathrm{I}}$ | instantaneous input current                               |
| $i_{ m i}$       | input signal current                                      |
| $i_{\rm O}$      | instantaneous output current                              |
| $I_{\rm O}$      | output bias current                                       |
| $i_{ m o}$       | output signal current                                     |
| $I_{\rm s}$      | ideal diode reverse saturation current                    |
| $oldsymbol{J},J$ | electric current density                                  |
| K                | compensation ratio                                        |
| k                | local cubic environment                                   |
| k                | Miller index                                              |
|                  | wave number                                               |
| k                | wave vector                                               |
| $k_{\rm B}$      | Boltzmann constant                                        |
| L                | device channel length                                     |
|                  | contact length                                            |
|                  | carrier diffusion length                                  |

| l                 | Miller index                                                |
|-------------------|-------------------------------------------------------------|
|                   | direction cosine                                            |
| $L_{\mathrm{T}}$  | transfer length                                             |
| $m^*$             | effective mass                                              |
| $M_{\rm c}$       | number of equivalent conduction bands                       |
| $m_{ m e}$        | electron rest mass                                          |
| $m_{ m e}^{ m c}$ | conduction band conductivity effective mass                 |
| $m_{ m e}^{ m d}$ | conduction band density of states effective mass            |
| $m_{ m h}^{ m c}$ | valence band conductivity effective mass                    |
| $m_{ m h}^{ m d}$ | valence band density of states effective mass               |
| $m^{\mathrm{t}}$  | tunnelling effective mass                                   |
| N                 | intrinsic density of states                                 |
| n                 | conduction band electron concentration                      |
| $n_0$             | equilibrium conduction band electron concentration          |
| $N_{\rm a}$       | active acceptor concentration                               |
|                   | net acceptor concentration in gate epilayer                 |
| $N_{\rm a}^-$     | ionised acceptor concentration                              |
| $N_{\rm b}$       | net acceptor concentration in body epilayer                 |
| $N_{\rm c}$       | conduction band effective density of states                 |
| $N_{\rm d}$       | active donor concentration                                  |
|                   | net donor concentration in channel epilayer                 |
| $N_{\rm d}^+$     | ionised donor concentration                                 |
| $n_{\mathrm{I}}$  | apparent intrinsic carrier concentration                    |
| $n_{\rm i}$       | intrinsic carrier concentration                             |
| $n_{ m n0}$       | n-region equilibrium conduction band electron concentration |
| $N_{\rm v}$       | valence band effective density of states                    |
| p                 | valence band hole concentration                             |
| $p_0$             | equilibrium valence band hole concentration                 |
| $p_{\mathrm{p}0}$ | p-region equilibrium valence band hole concentration        |
| $q_{\rm BD}$      | instantaneous body-drain charge                             |
| $q_{ m bd}$       | body-drain signal charge                                    |
| $q_{\rm BS}$      | instantaneous body-source charge                            |
| $q_{\rm bs}$      | body-source signal charge                                   |
| $q_{ m GD}$       | instantaneous gate-drain charge                             |
| $q_{\rm gd}$      | gate-drain signal charge                                    |
| $q_{ m GS}$       | instantaneous gate-source charge                            |
| $q_{\rm gs}$      | gate-source signal charge                                   |

| r                | direct–space vector                         |
|------------------|---------------------------------------------|
| R                | resistance                                  |
|                  | impurity separation                         |
| R                | direct lattice translation vector           |
| $R_{\rm B}$      | static body series resistance               |
| $r_{ m b}$       | dynamic body series resistance              |
| $R_{\rm bulk}$   | semiconductor bulk resistance               |
| $R_{\rm c}$      | contact front resistance                    |
| $R_{\mathrm{D}}$ | static drain series resistance              |
| $r_{\rm d}$      | dynamic drain series resistance             |
| $R_{\rm G}$      | static gate series resistance               |
| $r_{ m g}$       | dynamic gate series resistance              |
| $R_{\rm i}$      | static input resistance                     |
| $r_{ m i}$       | dynamic input resistance                    |
| $R_{\rm imp}$    | implanted epilayer resistance               |
| $R_{\mathrm{l}}$ | load resistance                             |
| $R_{ m m}$       | small-signal open-circuit transresistance   |
| $R_{\rm o}$      | static output resistance                    |
| $r_{ m o}$       | dynamic output resistance                   |
| $R_{\rm pn}$     | p-n junction depletion resistance           |
| $R_{\rm S}$      | static source series resistance             |
| $r_{\rm s}$      | dynamic source series resistance            |
| $R_{\rm sh}$     | sheet resistance                            |
| $R_{\rm sk}$     | sheet resistance under contact              |
| $R_{\rm sw}$     | contact side wall resistance                |
| $R_{\rm tot}$    | total resistance                            |
| T                | temperature                                 |
| t                | time                                        |
|                  | contact sidewall thickness                  |
| $T_{\rm n}$      | nominal temperature                         |
| u                | Miller index                                |
| V                | potential difference                        |
|                  | electrostatic potential energy              |
| v                | velocity                                    |
| v                | whier index                                 |
| V                | n-n junction reverse higs breakdown voltage |
| vb               | p-n junction reverse bias breakdown voltage |
| $v_{\rm BD}$     | instantaneous body-drain voltage            |

| $v_{\rm bd}$           | body-drain signal voltage                                    |
|------------------------|--------------------------------------------------------------|
| $V_{\rm BS}$           | body-source bias voltage                                     |
| $v_{\rm BS}$           | instantaneous body-source voltage                            |
| $v_{\rm bs}$           | body-source signal voltage                                   |
| $v_{\rm BS,off}$       | device turn-off body voltage                                 |
| $v_{\rm D}$            | instantaneous drain voltage                                  |
| $v_{\rm d}$            | drift velocity                                               |
|                        | drain signal voltage                                         |
| $V_{\rm DD}$           | positive DC supply voltage                                   |
| $V_{\rm DS}$           | drain-source bias voltage                                    |
| $v_{\rm DS}$           | instantaneous drain-source voltage                           |
| $v_{\rm ds}$           | drain-source signal voltage                                  |
| $v_{\rm d,sat}$        | saturation drift velocity                                    |
| $v_{\rm DS,sat}$       | expop drain-source voltage                                   |
| $v_{\rm g}$            | gate signal voltage                                          |
| $v_{\rm GD}$           | instantaneous gate-drain voltage                             |
| $v_{\rm gd}$           | gate-drain signal voltage                                    |
| $V_{\rm GG}$           | gate bias DC supply voltage                                  |
| $V_{\rm GS}$           | gate-source bias voltage                                     |
| $v_{\rm GS}$           | instantaneous gate-source voltage                            |
| $v_{\rm gs}$           | gate-source signal voltage                                   |
| $v_{\rm GS,off}$       | device turn-off gate voltage                                 |
| $V_{\mathrm{I}}$       | input bias voltage                                           |
| $v_{\mathrm{I}}$       | instantaneous input voltage                                  |
| $v_{\rm i}$            | input signal voltage                                         |
| $v_{\rm ic}$           | common-mode input signal voltage                             |
| $v_{\rm id}$           | differential input signal voltage                            |
| $V_{\rm O}$            | output bias voltage                                          |
| $v_{\rm O}$            | instantaneous output voltage                                 |
| $v_{\rm o}$            | output signal voltage                                        |
| $v_{\rm od}$           | differential output signal voltage                           |
| $V_{\rm SS}$           | negative DC supply voltage                                   |
| W                      | mesa width                                                   |
| w                      | Miller index                                                 |
| $W_{\rm n}$            | n-region depletion width                                     |
| $W_{\rm p}$            | p-region depletion width                                     |
| $\hat{x}_{\mathrm{d}}$ | relative non-self alignment length between channel and drain |

| $\hat{x}_{\mathbf{s}}$                   | relative non-self alignment length between channel and source                                       |
|------------------------------------------|-----------------------------------------------------------------------------------------------------|
| $\hat{y}_{\mathrm{ds}}$                  | relative epilayer depth either side of channel                                                      |
| Z                                        | device channel width                                                                                |
|                                          | contact width                                                                                       |
|                                          | impedance                                                                                           |
| ${oldsymbol{\mathscr{E}}},{\mathscr{E}}$ | electric field                                                                                      |
| $\mathscr{E}_{\mathbf{c}}$               | critical electric field                                                                             |
| Ŧ                                        | Fermi integral                                                                                      |
| G                                        | normalised Joyce-Dixon coefficient                                                                  |
| L                                        | Laplace transform                                                                                   |
| $\phi_{ m p}$                            | channel pinch-off voltage                                                                           |
| α                                        | normalised first order $\boldsymbol{k}{\cdot}\boldsymbol{p}$ dispersion parameter fitting parameter |
| $\beta$                                  | inverse electron wave function degeneracy factor fitting parameter                                  |
| $\chi$                                   | expop smoothing factor                                                                              |
| δ                                        | modified Dirac delta function                                                                       |
|                                          | difference between contact and mesa width                                                           |
| $\varepsilon_{\rm s}$                    | semiconductor permittivity                                                                          |
| $\epsilon$                               | normalised energy                                                                                   |
| $\epsilon_{\mathrm{a}}$                  | normalised acceptor level                                                                           |
| $\epsilon_{ m b}$                        | normalised impurity energy bandwidth                                                                |
| $\epsilon_{ m c}$                        | normalised conduction band minimum                                                                  |
| $\epsilon_{ m d}$                        | normalised donor level                                                                              |
| $\epsilon_{ m F}$                        | normalised Fermi energy                                                                             |
| $\epsilon_{\mathrm{v}}$                  | normalised valence band maximum                                                                     |
| $\eta$                                   | Miller-Bravais index                                                                                |
| $\gamma$                                 | normalised standard deviation                                                                       |
|                                          | channel length modulation coefficient                                                               |
| ι                                        | Miller-Bravais index                                                                                |
| $\kappa$                                 | Miller-Bravais index                                                                                |
|                                          | effective wave number                                                                               |
| $\kappa$                                 | effective wave vector                                                                               |
| $\lambda$                                | Miller-Bravais index                                                                                |
|                                          | wavelength                                                                                          |
|                                          | screening length                                                                                    |
| ,                                        | channel length modulation coefficient                                                               |
| $\lambda_{ m e}$                         | electron screening length                                                                           |

| $\lambda_{ m h}$       | hole screening length                                   |
|------------------------|---------------------------------------------------------|
| $\lambda_{\mathrm{i}}$ | impurity screening length                               |
| $\mu_{ m e}$           | electron drift mobility                                 |
| $\mu_{\mathrm{e},0}$   | low-field drift mobility                                |
| $\mu_{ m H}$           | Hall mobility                                           |
| ν                      | Miller-Bravais index                                    |
|                        | normalised electric potential energy                    |
| Ω                      | direct–space volume                                     |
| ω                      | Miller-Bravais index                                    |
| $\phi$                 | electric potential                                      |
| $\phi_0$               | contact potential                                       |
| $\phi_{\rm B}$         | barrier height potential                                |
| $\phi_{ m b}$          | bottom-gate junction potential at source end of channel |
| $\phi_{ m g}$          | band gap voltage                                        |
| $\phi_{\mathrm{T}}$    | thermal voltage                                         |
| $\phi_{ m t}$          | top-gate junction potential at source end of channel    |
| ho                     | electrical resistivity                                  |
|                        | volume charge density                                   |
|                        | normalised impurity separation distance                 |
| $ ho_{ m c}$           | specific contact resistance                             |
| $\sigma$               | electrical conductivity                                 |
| au                     | Miller-Bravais index                                    |
| $	au_{\mathrm{m}}$     | momentum relaxation time                                |
| v                      | Miller-Bravais index                                    |
| Ξ                      | electric field dependent mobility                       |

#### CHAPTER

# Introduction

The development of resilient sensors will not only facilitate existing hostile environment monitoring schemes but will enable deployment within regions that conventional technologies would otherwise be impractical or impossible to be implemented. Self-contained circuitry will reduce the need for remote electronics, coolant systems and shielding. This will allow for a reduction in system size, weight and complexity and eliminate potential failure mechanisms. Envisaged applications for such systems include process control in high-temperature manufacturing and energy-production industries, such as in nuclear installations and deep well drilling; detection of gas species within combustion engines, in order to improve fuel efficiency and reduce harmful emissions; monitoring of active volcanoes, allowing for real time tracking and provision of early warning systems; for medical and ecological electronics, where chemical inactivity is paramount; and in the exploration of extra terrestrial planets, where weight and reliability are pivotal [1,2].

The maturity of growth and processing techniques are primary limits for any device technology. Si integrated circuit (IC) technologies are highly mature; unfortunately, even silicon-on-insulator (SOI) devices remain unsuitable at temperatures exceeding 300 °C, under high radiation dose and within chemically aggressive surroundings [2–4]. Conversely, SiC exhibits relatively strong atomic bonding, high chemical inertness and excellent radiation resilience. Additionally, it possesses excellent mechanical properties, including a Mohs hardness of 9\* and a wear resistance of 9.15.<sup>†</sup> While comparatively immature, it is by far the most advanced contemporary wide band gap semiconductor technology. While other emerging technologies, such as group–III nitrides and diamond, profess comparable or improved performance [5] these are presently less attractive due to cost metrics, growth challenges, process limitations and reduced thermal stability [4]. Further advantages of using SiC are that it can be processed with existing IC tools and that is has SiO<sub>2</sub> as a native oxide.

SiC has received significant attention from power electronic device designers due to its high breakdown electric field, thermal conductivity and carrier saturation velocity, enabling increased power densities and allowing for a considerable reduction in the size and weight of electronic systems [5]. Its prevalence within the field of hostile environment electronics continues to grow alongside the emergence of higher quality commercial wafers and an ex-

<sup>\*</sup>Comparative to 10 for diamond

<sup>&</sup>lt;sup>†</sup>Favourable to  $Al_2O_3$  having a value of 9.00.

#### INTRODUCTION

panding research foundation; however, significant investigation is still demanded in order to achieve long term stability of devices and optimisation of circuits.

SiC bipolar junction transistors (BJTs) have recently been realised [6]. However, being minority carrier devices they are less predicable at high temperatures and under radiation exposure, necessitate low resistance contacts to all terminals and require high quality emitter junction passivation [4]. Additionally, incomplete ionisation of dopants, particularly in the p-type base region of a n-p-n transistor, can cause significant variation in current gain with temperature [6,7].

Despite great efforts, the present quality of SiO<sub>2</sub> on and its interface with SiC results in undesirably high concentrations of fixed oxide charge and interface states, causing a reduction of inversion layer mobility and threshold voltage instability in metal-oxide-semiconductor field effect transistors (MOSFETs) [5]. The best reported<sup>\*</sup> field effect mobilities fall short of  $200 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ , with the majority below  $100 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ . Additionally, the wide band gap of SiC results in lower potential barriers with SiO<sub>2</sub> for both electrons and holes, significantly increasing the leakage current through the oxide film compared with Si metal-oxidesemiconductor (MOS) variants [5].

Excessive thermionic emission also restricts the usefulness of SiC metal-semiconductor field effect transistors (MESFETs), limiting their operating temperatures to below 400 °C [3]. Additionally, thermal degradation of the gate contact metallisation makes it a poor choice for long term use at elevated temperatures [4].

SiC junction field effect transistors (JFETs) offer the most promising near term solution for producing stable harsh environment electronics and benefit from a strong existing research foundation [4,8]. Current flow involves predominantly majority carriers with the positive consequences of maintaining performance and stability across a wide temperature range and remaining relatively insensitive to radiation [9,10]. The p-n junction also provides excellent electrical isolation from the gate and substrate regions with considerable opportunity for forward biasing. Depletion mode (DM) device operation imposes a number of restriction on circuit topologies, although a number of techniques exist that take advantage of these constraints. Regrettably, p-channel JFETs are burdened by excessively large contact resistances, low dopant ionisation and inferior majority carrier mobilities compared to n-channel devices. Process limitation also make their inclusion very costly. For these reasons n-channel devices are the focus of this thesis.

4H-SiC metal-insulator-semiconductor (MIS) gas sensor arrays are in development within the Emerging Technologies and Materials (ETM) research group at Newcastle University. Monolithic integration of JFET amplifiers is proposed to further improve the signal-to-noise ratio (SNR), reduce interconnect parasitics, provide a smaller footprint and lower production costs [11]. Demand will be placed on circuits to accommodate an extended temperature range and detriment from exposure to radiation and harsh chemicals, while accounting for intrinsic and extrinsic material peculiarities and process variations [4].

The remainder of this thesis is organised as follows:

<sup>\*</sup>Numerous reports are presented biennially at the International Conference on Silicon Carbide and Related Materials (ICSCRM) and European Conference on Silicon Carbide and Related Materials (ECSCRM) and published in their proceedings.

#### INTRODUCTION

- Chapter 2 provides a review of the current literature relating to the various aspects of interest for this project. A overview of the physical structure and electrical properties of 4H–SiC is initially presented. Pertinent experimental and theoretical data are identified and discussed. Notable areas of omission are subsequently identified. The physical operation of the JFET is covered and existing computational models introduced. The thermal properties of published SiC JFETs are then given and key performance values examined. Design strategies for n-channel lateral depletion-mode (NLDM) JFETs are finally outlined and published SiC JFET circuits critiqued.
- **Chapter 3** presents a set of phenomenological models describing carrier statistics and transport properties as a function of temperature and doping concentration which are suitable for describing the operation of macroscopic JFETs. Computationally efficient models and techniques are subsequently developed that are ideally suited for use by circuit simulators. The influence of multiple non-parabolic conduction bands is discussed is detail and a closed-form expressions is developed for the electron thermal density of states effective mass. A discussion of the temperature dependence of the electron conductivity effective mass and its influence on anisotropy of electron mobility is lastly presented.
- Chapter 4 starts by providing a outline of the process flow used to fabricate the monolithically integrated 4H–SiC lateral signal-level JFETs and test structures used in this work. Areas influencing device behaviour are discussed. The impact of contact resistance on device performance is studied with the aid of a modified transfer length method (TLM) model. The derivation and validation of a set of novel temperature dependent compact models is presented and validated against experimental electrical measurements between 25 °C and 400 °C.
- Chapter 5 implements the compact model developed in the chapter 4 using parameters matched to a fabricated device in order to simulate a number of pertinent amplifier circuits, including single stage common source (CS) amplifiers, differential amplifiers and voltage level-shifters. The influence of the body-effect on circuit performance is studied in great detail. Lastly, a high gain and temperature stable operational amplifier (op-amp) is demonstrated in both open- and closed-loop configurations.
- Chapter 6 summarises the conclusions of the preceding chapters and identisies areas of future work.

#### CHAPTER

2

# Literature Review

#### 2.1 Introduction

An understanding of electronic circuits first requires an appreciation of the devices of which they are comprised. These in turn require knowledge of the relevant electronic properties of the contributing materials and their dependence on external stimuli. Suitable models are required in each case which provide an appropriate level of abstraction.

The ability to precisely control the conductivity of a semiconductor through the introduction of impurities and the manipulation of electric fields has allowed a variety of high performance solid-state devices to be conceived and realised. The robustness of the junction field effect transistor (JFET) and its relative ease of fabrication makes for a highly appropriate pairing with SiC for hostile environment applications. The general theory for their operation is well understood; however, the behaviour of specific structures can vary greatly and will depend on the details of their fabrication and the conditions of their operation.

A quantum mechanical treatment is warranted to account for SiC's electronic properties which present with distinct dependence on direction, electric field strength and temperature. Such information is required to assess the impact on device performance and to establish appropriate mathematical descriptions for their operation.

The first purpose of this chapter is to introduce the nomenclature and known concepts influencing the operation of 4H–SiC JFETs under envisaged conditions. The second purpose is to present a discussion of the pertinent published work on devices and circuits and to identify gaps in the literature with relevance to this work.

#### 2.2 Silicon Carbide

#### 2.2.1 Crystal Structure

SiC is a IV–IV<sup>\*</sup> compound semiconductor comprised of a balanced stoichiometry of Si and C atoms, sp<sup>3</sup> hybrid orbitally bonded<sup>†</sup> to four dissimilar nearest neighbour atoms; the spatial arrangement of atoms form tetrahedral cells, as are illustrated in Figure 2.1<sup>‡</sup> [12]. The short

<sup>\*</sup>C and Si are isoelectronic [9].

 $<sup>^{\</sup>dagger}\mathrm{An}$  electron from the 3s (2s) shell of Si (C) is promoted to its 3p (2p) shell.

<sup>&</sup>lt;sup>‡</sup>Minor deviations from the ideal tetrahedra structure occur.



Figure 2.1

Ball and stick models depicting the tetrahedral bonding of Si (gold) and C (grey) atoms as would occur in bulk SiC.

inter-atomic distances develop a wide fundamental band gap, high chemical bond strength and excellent mechanical hardness [7]. The difference in the electronegativity of Si and C atoms, 1.90 and 2.55 in Pauling units, respectively, results in polarised covalent bonds, whereby electrons are more strongly attracted to the C atoms [13]; the intrinsic polarisation introduces effects not present in non-polar semiconductors, such as Si or Ge.

While SiC is the only chemically stable bulk compound of Si and C, disturbances in the growth nucleus facilitate the formation of numerous polytypes<sup>\*</sup> with distinct electrical and mechanical properties. The underlying mechanism by which this occurs is not clear, but is believed to be a result of either the thermodynamic stability of small-period polytypes within longer-order structures, the influence of screw dislocations during growth, or a combination of both of these effects [14, 15].

A hexagonal basis can be defined for each SiC polytype and replicated at each site of a respective simple hexagonal lattice<sup>†</sup> defined by the direct lattice translation vector

$$\boldsymbol{R} = u\boldsymbol{a}_1 + v\boldsymbol{a}_2 + w\boldsymbol{c},\tag{2.1a}$$

wherein u, v and w are integers and  $a_1, a_2$  and c are the non-coplaner primitive vectors for the direct lattice which can be given in terms of primitive lattice constants, a and c, and cartesian unit vectors,  $\hat{x}, \hat{y}$  and  $\hat{z}, as^{\ddagger}$ 

$$\boldsymbol{a}_1 = a\hat{\boldsymbol{x}}, \quad \boldsymbol{a}_2 = -\frac{a}{2}\hat{\boldsymbol{x}} + \frac{\sqrt{3}a}{2}\hat{\boldsymbol{y}}, \quad \boldsymbol{c} = c\hat{\boldsymbol{z}}.$$
 (2.1b)

Only the lattice constant along the direction of the principle-axis varies markedly between polytypes, being dependent on the number of bilayers<sup>§</sup> in the stacking sequence. The lattice constants for intrinsic 4H and 6H at  $300 \text{ K}^{\P}$  are given in Table 2.1 [19]. Al and N are the preferred acceptor and donor dopants in both polytypes. Due to the relative difference in atomic size these values are understandably found to increase slightly with Al concentration and decrease slightly with N concentration, although by negligible amounts compared with that due to thermal expansion.

<sup>\*</sup>Polytypism is a special case of polymorphism, varying in one direction [14].

<sup>&</sup>lt;sup>†</sup>Other choices conflict with the conventional notation for directions and planes ubiquitous in literature. <sup>‡</sup>Another common choice has the *x*-axis bisect the angle between  $a_1$  and  $a_2$  [16–18].

<sup>&</sup>lt;sup>§</sup>Bilayers are neighbouring layers of dissimilar atoms aligned along the principle axis.

<sup>&</sup>lt;sup>¶</sup>The kelvin, symbol K, is the SI unit of thermodynamic temperature.

#### Table 2.1

The primitive lattice constants of intrinsic 4H– and 6H–SiC at 300 K.

| Polytype      | a (Å)  | c (Å)   |
|---------------|--------|---------|
| $4\mathrm{H}$ | 3.0798 | 10.0820 |
| 6H            | 3.0805 | 15.1151 |

The corresponding translation vector for the reciprocal lattice is defined as

$$\boldsymbol{G} = h\boldsymbol{a}_1^* + k\boldsymbol{a}_2^* + l\boldsymbol{c}^*, \qquad (2.2a)$$

where h, k and l are integers and  $a_1^*$ ,  $a_2^*$  and  $c^*$  are the non-coplanar primitive vectors for the reciprocal lattice, which given Equation 2.1b are determined as

$$\boldsymbol{a}_{1}^{*} = \frac{2\pi}{a} \left( \frac{\sqrt{3}\hat{\boldsymbol{x}} + \hat{\boldsymbol{y}}}{\sqrt{3}} \right), \quad \boldsymbol{a}_{2}^{*} = \frac{2\pi}{a} \left( \frac{2}{\sqrt{3}} \hat{\boldsymbol{y}} \right), \quad \boldsymbol{c}^{*} = \frac{2\pi}{c} \hat{\boldsymbol{z}}.$$
(2.2b)

Crystal directions are conventionally expressed using Miller indices, defined by the smallest integer multiple of u, v and w to denote a collinear value of  $\mathbf{R}$  [16]. Conversely, crystal planes are defined as being orthogonal to reciprocal lattice vectors with Miller indices equal to the lowest integer multiples of h, k and l to specify a collinear value of  $\mathbf{G}$  [16]. Given the hexagonal symmetry present in all SiC polytypes Miller-Bravais indices become more appropriate as they highlight the presence of equivalent directions and planes; analogous to the case of Miller indices in cubic systems a plane tangental to a direction shares the same values for their indices. Miller-Bravais planes,  $(\eta, \kappa, \iota, \lambda)$ , and directions,  $[v, \nu, \tau, \omega]$ , each require four indices which are related to their respective Miller indices by [20]

$$\eta = h \tag{2.3a}$$

$$\kappa = k \tag{2.3b}$$

$$\iota = -\left(\eta + \kappa\right) \tag{2.3c}$$

$$\lambda = l \tag{2.3d}$$

and

$$v = \frac{1}{3}(2u - v)$$
 (2.4a)

$$\nu = \frac{1}{3} \left( 2v - u \right) \tag{2.4b}$$

$$\tau = -\left(\upsilon + \nu\right) \tag{2.4c}$$

 $\omega = w \tag{2.4d}$ 

respectively.

#### LITERATURE REVIEW



Figure 2.2

A graphical summary of the high symmetry directions and planes in SiC, projected along the basal plane, using both Miller and Miller-Bravais notation. Commonly referenced planes include the M–face (blue), A–face (green) and Si–face (red). Corresponding directions are similarly coloured.

Pertinent directions and planes are presented in Figure 2.2 in terms of both Miller and Miller-Bravais indices. The centre of each of the six basal plane faces and each of its six corners constitute equivalent directions [21] which are collectively identified by

 $\langle 11\bar{2}0 \rangle \equiv [11\bar{2}0], [\bar{2}110], [1\bar{2}10], [\bar{1}\bar{1}20], [2\bar{1}\bar{1}0], [\bar{1}2\bar{1}0]$ 

and

 $\langle 10\bar{1}0 \rangle \equiv [10\bar{1}0], [01\bar{1}0], [\bar{1}100], [\bar{1}010], [0\bar{1}10], [1\bar{1}00],$ 

respectively. Commonly used face definitions include the A-faces

 $\{11\overline{2}0\} \equiv (11\overline{2}0), (\overline{2}110), (1\overline{2}10), (\overline{1}\overline{1}20), (2\overline{1}\overline{1}0), (\overline{1}2\overline{1}0), (\overline{1}2\overline{1}0$ 

the M-faces

 $\{1\overline{1}00\} \equiv (10\overline{1}0), (01\overline{1}0), (\overline{1}100), (\overline{1}010), (0\overline{1}10), (1\overline{1}00), (1\overline{1}00$ 

the Si-face (0001) and the C-face  $(000\overline{1})$ .

All polytypes may be characterised by a repeated close packed bilayer stacking sequence of local Zinc Blende (ABCABC...) and Wurtzite (ABAB...) crystal structures along the principle-axis<sup>\*</sup> [15]. Ramsdell notation offers a terse alternative and is the most commonly utilised SiC polytype descriptor, whereby an integer denotes the number of bilayers in the repeated stacking sequence and a letter symbolises the crystal structure as having cubic (C),

<sup>\*</sup>These may be written in terms of individual atoms using AA', BB' and CC' in place of A, B and C [9].
|                     | Tab                 | le 2.2           |               |                |
|---------------------|---------------------|------------------|---------------|----------------|
| comparison of the c | ommonly utilised de | scriptors for pr | evalent SiC p | olytypes [22,2 |
| ABC                 | Ramsdell            | Jagodzinski      | Hägg          | Zhdonov        |
| AB                  | 2H                  | (h) <sub>2</sub> | +-            | (11)           |
| ABC                 | $3\mathrm{C}$       | (k)              | + + +         | $(\infty)$     |
| ABAC                | $4\mathrm{H}$       | $(hk)_2$         | + +           | (22)           |

 $(hkk)_2$ 

(hkhkk)<sub>3</sub>

(33)

 $(32)_3$ 

 $-)_{3}$ 

6H

15R

[0001] В  $k_1$  $[\bar{1}100]$  $[11\bar{2}0]$  $\mathbf{C}$  $k_2$ Α h В k С С  $\mathbf{C}$ h  $\mathbf{k}_1$ k В В В k k  $\mathbf{k}_2$ А А А h h k



Figure 2.3

Ball and stick models of the hexagonal bases for three pertinent SiC polytypes, depicting [0001] stacking of Si (gold) and C (grey) atoms about the (1120) plane. Local cubic (k), local hexagonal (h) and closed-packed (A, B and C) bilayer locations, are indicated.

rhombohedral (R) or hexagonal (H) symmetry [22,23]. In Jagodzinski notation a bilayer may be described as being cubic (k)\* or hexagonal (h) with respect to its principle-axis nearest neighbour centroids [25]. In h layers equivalent sub-lattice positions are present in the layers above and below (local Wurtzite), while for k layers the positions are different (local Zinc Blende); as such, k sites describe bilayer translation only while h sites exhibit both bilayer translation and 180° rotation about the principle-axis [15, 22]. Less utilised notations also exist that provide a comparable level of abstraction. A comparison of most used notations is provided in Table 2.2 for the commonly studied polytypes [22, 26].

Polytype favourability is strongly dependent on growth metrics and only the 3C, 4H and 6H variants are reproducible enough for large single crystal wafer manufacture [7, 27]. The bases for these polytype are depicted in Figure 2.3 which indicates the closed-packed, local cubic and local hexagonal bilayer positions. Theoretical studies suggest that 3C is the most

ABCACB

ABACBCACBABCBAC

<sup>\*</sup>From the German word, kubisch [24].



(a) Si-face (0001)

(b) C-face  $(000\bar{1})$ 

# Figure 2.4

Ball and stick models of on-axis non-passivated bulk 4H–SiC crystals for both Si (gold) and C (grey) terminated surfaces.

stable polytype in its intrinsic form; however, C and Si vacancies were found to improve the favourability of 4H and 6H, respectively. The results suggest a qualitative agreement with experiment, whereby 4H and 6H are favoured at high growth temperatures due to enhanced vacancy formation. 6H–SiC has historically been prevalent in the development of SiC devices due to the earlier availability of commercial wafers. 4H–SiC is currently regarded as the most advantageous of the reproducible polytypes, offering the widest energy band gap, shallower dopant energy levels, lower parameter anisotropy and, overall, higher carrier mobilities [7].

A crystal of 4H–SiC is produced by replicating the basis of atoms illustrated in Figure 2.3b at each point in a corresponding simple hexagonal lattice. For crystals grown along the direction of the principle axis the possibility exists for both Si and C terminated surfaces, as illustrated in Figure 2.4, which are termed the Si–face and C–face, respectively. The majority of 4H–SiC crystals are in fact grown between 4° and 8° off-axis. The motivation for this is to introduce closely spaced terraces that provide preferential nucleation points during crystal growth so as to prevent spurious nucleation [26].

Up to four distinct local bilayer environments are possible as a consequence of nonequivalent distant neighbours, two of which are local h and two of which are local k. The eight corresponding atomic sites have been observed in nuclear magnetic resonance (NMR) spectroscopy measurements [28]. 4H–SiC in particular provides one unique h and one unique k bilayer; an impurity substituting for one of either Si or C when localised can be in one of two unique energy states depending on its location.

# 2.2.2 Electronic Band Structure

The electron wave vector,  $\mathbf{k}$ , denotes the expected value for an electron wave packet and can be represented as a point in reciprocal space. The boundary conditions imposed by the periodicity of the reciprocal lattice in a crystalline solid require values of  $\mathbf{k}$  to become quantised, with all unique values located within one reciprocal lattice unit cell [29]. The



Figure 2.5

An illustration of the first Brillouin zone in 4H–SiC. Grey spheres denote reciprocal lattice points with nearest neighbours joined by dashed lines. Purple lines represent the Wigner-Seitz cell of the reciprocal lattice, termed the first Brillouin zone. Green spheres represent high symmetry points in the Brillouin zone, whose bounding volume denotes the reduced zone containing all unique states.

energy associated with each k deviates from that of a free electron and includes large regions of forbidden energy. The highest band of closely spaced levels that is fully occupied at absolute zero temperature is referred to as the first valence band with the next unoccupied band called the first conduction band. The region of energy between the bottom of the first conduction band,  $E_{c,1}$ , and the top of the first valence band,  $E_{v,1}$  is termed the fundamental band gap [29]

$$E_{\rm g} = E_{\rm c,1} - E_{\rm v,1}.\tag{2.5}$$

The reciprocal lattice of a hexagonal direct lattice is itself hexagonal<sup>\*</sup> with corresponding lattice constants  $a^* = 4\pi/(\sqrt{3}a)$  and  $c^* = 2\pi/c$ . The Wigner-Seitz cell represents a valid unit cell of a reciprocal lattice and is termed the first Brillouin zone. For a hexagonal reciprocal lattice the Brillouin zone is also hexagonal, as illustrated in Figure 2.5. An important consequence of the symmetry in the Brillouin zone is that wave vectors at equivalent points have identical corresponding electronic energies. Unlike the lowest three valence bands which are located at the  $\Gamma$ -point, the minima of the two lowest conduction bands of interest are located at each of the six equivalent M-points, located at the Brillouin zone boundary [30].

In quantum mechanics a particle is described by its wave function. Solving the Schrödinger equation for a single electron in a periodic potential (a Bloch electron) results in a wave function similar to that of a free electron but multiplied by a function with equal periodicity as the Bravais lattice [16]. It is therefore often justifiable to characterise the behaviour of such electrons using a semiclassical model wherein their masses are modified to account for the interaction with the crystal potential [31]. The absence of an electron may equally well be represented by a quasi-particle called a hole exhibiting a positive charge and an appropriate effective mass [12].

Cyclotron resonance (CR) provides an accurate and direct means of determining the

<sup>\*</sup>The reciprocal lattice is rotated by  $30^{\circ}$  with respect to the direct lattice.

effective masses of carriers in semiconductors about lowest energy band extrema provided sufficiently high quality samples can be obtained [21]. Volm *et al.* performed optically detected cyclotron resonance (ODCR) measurements\* at 1.6 K and 36 GHz at magnetics fields up to 4 T to determine the individual components of the electron effective mass tensor at the bottom of the first conduction band of 4H–SiC, obtaining values of 0.33(1), 0.58(1)and 0.31(1) in units of free electron mass in the M–L, M– $\Gamma$  and M–K directions, respectively [21]. Son *et al.*, using ODCR performed at 9.23 GHz and 4.4 K, were able to identify the transverse<sup>†</sup> and longitudinal hole effective mass relative to the principle axis about the extremum of the first valence band as 0.66(2) and 1.75(2), respectively, in units of free electron mass [32]. The slight underestimates of the effective masses determined via theoretical calculations by groups such as Persson *et al.* [33, 34] can be attributed to the neglecting of the polaron effect<sup>‡</sup> as well as the assumptions made in their calculations [21, 32].

For small changes in  $\mathbf{k}$  around a conduction band minimum the increase in energy is approximately quadratic, as it is for free electron [12]; however, for larger values an electron wave will interact more strongly with the lattice causing the effective mass to increase [9]. A mobile electron in a practical bulk semiconductor in the presence of an electric field will be scattered after only a small change in  $\mathbf{k}$ , meaning only a narrow range of energy need be considered<sup>§</sup> being dependent on the maximum temperature and doping concentration of interest [9].

 $k \cdot p$  theory<sup>¶</sup> allows approximate analytical expressions for band dispersion around high symmetry points to be defined. From density functional theory (DFT) band theory calculations under the local density approximation (LDA), Wellenhofer and Rössler discovered that the dispersion in the M–K and M– $\Gamma$  directions for the lowest two conduction bands are essentially parabolic, and that the hyperbolic model given by<sup>¶</sup> [30]

$$E(k_z) = E_c - \frac{c_z}{2} + \left(\frac{c_z^2}{4} + \frac{c_z \hbar^2 k_z^2}{2m_{zz}^*}\right)^{1/2}$$
(2.6)

could accurately account for the dispersion along the M–L direction up to 300 meV above the first conduction band minimum, wherein  $E_c$  is the energy of the respective conduction band minimum and  $k_z$ ,  $m_{zz}^*$  and  $c_z$  are, respectively, the component of k, the effective mass and the first-order  $k \cdot p$  dispersion parameter, in the M–L direction in reciprocal space. It will later be shown that this represents the appropriate energy range of interest for high temperature 4H–SiC JFETs. A comparison of this model with the parabolic band model and the theoretically calculated values of Wellenhofer and Rössler using the DFT-LDA method is given in Figure 2.6a.

As the rate of increase of energy becomes progressively smaller than the square of the

<sup>\*</sup>The short carrier scattering times, particularly for holes, for samples produced during this period demanded high frequencies and the photo-neutralisation of ionised impurities provided by ODCR for successful cyclotron resonance CR measurements [32].

<sup>&</sup>lt;sup>†</sup>The transverse value is an appropriate average of the two basal plane principle tensor components.

<sup>&</sup>lt;sup>‡</sup>A polaron describes an electron or hole coupled to an optical phonon in polar semiconductor.

<sup>&</sup>lt;sup>§</sup>This is not the case when ballistic effects or injection of high energy electrons are present.

<sup>&</sup>lt;sup>¶</sup>The  $\mathbf{k} \cdot \mathbf{p}$  relation is an approximate solution of the one electron wave equation for a Block wave [35]. <sup>|</sup>A derivation is given by Smith [36].



#### Figure 2.6

A comparison between (a) the DFT-LDA calculations (points), parabolic dispersion approximation (dashed lines) and hyperbolic  $\mathbf{k} \cdot \mathbf{p}$  dispersion model (solid lines), for the first two conduction bands in 4H–SiC along M–L and M–K close to the band minima and (b) the combined density of states from each bands determined using the parabolic (dashed lines) and hyperbolic  $\mathbf{k} \cdot \mathbf{p}$  (solid lines) models. Reprinted [adapted] from [30].

wave number the effective mass increases, resulting in a greater number of k-space states within a given energy interval [35, 37], as illustrated by the density of states (DOS) plot presented in Figure 2.6b. These theoretical results have been confirmed by ballistic-electron emission microscopy (BEEM) experiments [38].

The difference in energy between the first and second set of equivalent conduction bands is small enough to cause appreciable occupation of the second set at modest temperature and thereby influence the electron transport properties. As the DFT-LDA effective masses for the first set agree well with experiment, the values determined for the second set are also likely to be accurate [30, 39]. This information can thus be used within phenomenological models and applied to problems concerned with carrier statistics and transport theory [36].

Spin-orbit interaction<sup>\*</sup> and the internal crystal field result in three closely spaced twofold spin degenerate valence bands each located at the  $\Gamma$  point in the Brillouin zone [38]. The two uppermost (heavy-hole and light-hole) valence band edges are split due to spin-orbit interaction, by an amount  $E_{so} = 8.6 \text{ meV}$ . The third band is separated by the crystal field by an amount  $E_{cf} = 73 \text{ meV}$ . While the third band has been found to be essentially parabolic the lowest two interact rather strongly [30]. Appropriate  $\mathbf{k} \cdot \mathbf{p}$  theory models for their dispersions have been reported and represented as corrections to the parabolic DOS [40]; however, while the individual valence bands are not parabolic, the total DOS provided by all three can be closely approximated by three appropriately chosen parabolic valence bands [30].

<sup>\*</sup>The spin-orbit interaction results from the coupling between the magnetic dipole field of a spinning electron and the magnetic field as a consequence of its orbital motion [37].

#### 2.2.3 Carrier Statistics

Electrons and holes are Fermions and so are subject to the Pauli exclusion principle. Their expected thermal equilibrium distributions of energies in a region of a semiconductor can be appropriately determined from Fermi-Dirac statistics<sup>\*</sup> and the DOS in the conduction and valence bands [12,41]. Integrating over all states within a set of equivalent parabolic bands provides expressions for the electron and hole concentrations of

$$n_0 = N_{\rm c} \mathscr{F}_{1/2} \left( \frac{E_{\rm F} - E_{\rm c}}{k_{\rm B} T} \right) \tag{2.7a}$$

$$p_0 = N_{\rm v} \mathscr{F}_{1/2} \left( \frac{E_{\rm v} - E_{\rm F}}{k_{\rm B} T} \right), \qquad (2.7b)$$

respectively, where

$$N_{\rm c} = 2 \left(\frac{2\pi m_{\rm e}^{\rm d} k_{\rm B} T}{h^2}\right)^{3/2} \tag{2.8a}$$

and

$$N_{\rm v} = 2 \left(\frac{2\pi m_{\rm h}^{\rm d} k_{\rm B} T}{h^2}\right)^{3/2} \tag{2.8b}$$

are termed the effective DOS in the conduction band and valence band, respectively, wherein  $m_{\rm e}^{\rm d}$  and  $m_{\rm h}^{\rm d}$  represent appropriately averaged DOS effective masses<sup>†</sup>,  $k_{\rm B}$  is the Boltzmann constant, h is the Planck constant and T is the absolute thermodynamic temperature;  $\mathscr{F}_{1/2}$  is the Fermi integral of order one-half;  $E_{\rm F}$  is the electrochemical potential, more commonly referred to as the Fermi level<sup>‡</sup>, denoting the chemical potential of the electrons; and  $E_{\rm v}$  is the energy of the respective valence band maximum. When the concentration of free carriers within a band is low enough that the exclusion principle becomes unimportant, the Fermi integral can be replaced by an exponential,

$$\mathscr{F}_{1/2}(\eta) \approx \mathrm{e}^{\eta}, \quad \text{for } \eta \ll 0.$$
 (2.9)

Equation 2.9 is termed the Boltzmann approximation and remains valid provided  $E_{\rm F}$  appears in the fundamental band gap far away from the band edges.

The intrinsic carrier concentration can be attained by applying Equation 2.9 to Equation 2.7 as [12]

$$n_{\rm i} = \sqrt{n_0 p_0} = \sqrt{N_{\rm c} N_{\rm v}} \,{\rm e}^{-\frac{E_{\rm g}}{2k_{\rm B}T}}, \quad \text{for } E_{\rm v,1} \ll E_{\rm F} \ll E_{\rm c,1}.$$
 (2.10)

<sup>\*</sup>This is the most probable distribution for carriers in thermal equilibrium, defined as the arrangement which can be obtained in the greatest number of ways [31].

<sup>&</sup>lt;sup>†</sup>Geometric mean averaged over all equivalent extrema in the Brillouin zone.

<sup>&</sup>lt;sup>‡</sup>In non-engineering texts the symbol  $E_{\rm F}$  is often strictly used to represent the Fermi-energy, denoting the highest occupied state at absolute zero, while the symbol  $\mu_{\rm e}$  is used to denote the electrochemical potential. As  $\mu_{\rm e}$  is used ubiquitously in engineering texts to denote electron mobility the convention of using the symbol  $E_{\rm F}$  in both instances has been adopted.

Under the condition of non-degeneracy, the  $n_0p_0$  product remains independent of the doping concentration [36]; however, the Boltzmann approximation is strictly valid for parabolic semiconductors. It is possible to derive approximate expressions for non-parabolic and degenerate semiconductors by using DOS functions derived from  $\mathbf{k} \cdot \mathbf{p}$  theory within the framework of the Joyce-Dixon approximation (JDA) [42]. The results are polynomial corrections to the Boltzmann approximation were the coefficients can be determined using a mixture of analytical and numerical techniques.

The band gap energy is the dominant term in Equation 2.10 which is itself a function of temperature due to lattice dilation and increased electron-lattice interactions [16, 37, 43]. For 4H–SiC this variation can be approximated by the empirical expression [43, 44]

$$E_{\rm g} / \,{\rm eV} \approx 3.265 - \frac{6.5 \times 10^{-4} \, T^2}{T + 1300}.$$
 (2.11)

A comparison of the intrinsic band gap energy and and intrinsic carrier concentration in Si and 3C–, 4H– and 6H–SiC as a function of temperature, assuming singular sets of parabolic conduction and valence bands, is illustrated in Figure 2.7 and demonstrates 4H–SiC's superiority and suitability for use at high temperatures<sup>\*</sup> [44].



### Figure 2.7

Variation of (a) the intrinsic fundamental band gap energy,  $E_{\rm g}$ , and (b) the intrinsic carrier concentration,  $n_{\rm i}$ , with temperature, T, for three pertinent SiC polytypes and Si, assuming singular sets of parabolic conduction and valence bands. Reprinted [adapted] from [44].

Monovalent impurities in  $SiC^{\dagger}$  are coerced to share the same tetrahedrally bonding arrangement as the host lattice. In the case of donors this forces one of their five valence

 $<sup>^{*}</sup>$ The non-parabolic nature of band edges causes this simple assessment to break down at elevated temperatures.

<sup>&</sup>lt;sup>†</sup>Monovalent acceptors and donors are located in group III and V of the periodic table, respectively.

electrons to occupy a higher energy anti-bonding state that would otherwise represent a conduction band state. The occupation, however, lowers this state's energy slightly such that it appears as a localised level below the conduction band edge [45]. Such a donor level is described as being neutral if filled by an electron and positively charged if empty [12]. An analogous situation exists for monovalent acceptors. An acceptor level is, conversely, neutral if empty and negatively charged if filled by an electron [12]. At finite temperatures the system is dynamic with excitation from and capture by impurities continuously taking place [9, 37]. The concentrations of donor electrons in the conduction band and acceptor holes in the valence band can, however, be statistically determined.

Substitutional<sup>\*</sup> N and Al provide relatively shallow monovalent donor and acceptor levels in 4H–SiC, replacing C and Si atoms, respectively, each having two non-equivalent sites. Consequently two ground-state energies should be observed for each impurity<sup>†</sup> [48]. Strong evidence exists that support site occupancy being evenly weighted between the non-equivalent sites [49]. The situation for donors is further complicated by the presence of multiple equivalent conduction bands whose combined 1s like ground-state wave function is comprised of the wave functions of six separate electron states. Valley-orbit coupling<sup>‡</sup> raises the energy of the four non-symmetric electron states [50] resulting in two ionisation energies for each nonequivalent donor site. Notably, as the wave function associated with each non-interacting impurity is highly localised only one of the six states can be occupied at any instance [46]; thus, the higher energy states are analogous to excited states.

The wide range of reported ionisation energies for N and Al in the literature for 4H–SiC can be attributed to varying crystal quality and the underlying assumptions made in their determination [49]. The most reliable values for the ground-state energies of N on h sites is provided by Ivanov *et al.* attained through the matching of excited states from photo-thermal ionisation and infrared absorption spectra with values predicted by the effective mass approximation. These provide values for  $E_{d,h}(A_1)$  and  $E_{d,h}(E)$  of 61.4(5) meV and 54.0 meV below the conduction band, respectively [51]. A follow-up study using donor-acceptor pair luminescence measurements on high quality N and Al samples provided a k site energy,  $E_{d,k}(A_1)$ , of 125.5(1) meV and acceptor energies,  $E_{a,h}$  and  $E_{a,k}$ , of 197.9(1) meV and 201.3(1) meV, for h and k sites, respectively [52]. The ground-state separation of  $E_{d,k}(E)$  from  $E_{d,k}(A_1)$  has been reported elsewhere to be 11 meV [26].

Interactions between the free carriers and the ionised impurities as well as those between these carriers and optical phonons, present with a decrease and increase of the conduction band and valence band edges, respectively [53]. The change in the conduction band and valence band edges with increasing doping concentrations have been studied by Persson *et al.* accounting for the various interactions between the majority carriers, minority carriers and impurity atoms [53]. A set of parameterised closed form expressions were determined

<sup>\*</sup>The ionisation energy of interstitial impurities are typically far greater than the band gap energy [36].

<sup>&</sup>lt;sup>†</sup>The site dependence on ionisation energies is a consequence of the Kohn-Luttinger effect [46,47]. <sup>‡</sup>The portion of a defect potential localised within a unit cell is known as a central cell correction. This

produce an interaction between the degenerate conduction band valleys known as the valley-orbit coupling.



Figure 2.8

Empirical fit to band theory calculations of the variation in the conduction band minimum,  $\Delta E_{\rm c}$ , and valance band maximum,  $\Delta E_{\rm v}$ , in 4H–SiC due to (a) ionised donors,  $N_{\rm d}^+$ , and (b) ionised acceptors,  $N_{\rm a}^-$ . Reprinted [adapted] from [53].

as

$$\Delta E_{\rm c} \,/\,{\rm meV} = -17.91 \left(\frac{N_{\rm d}^+}{10^{18}}\right)^{1/3} - 2.20 \left(\frac{N_{\rm d}^+}{10^{18}}\right)^{1/2} \tag{2.12a}$$

$$\Delta E_{\rm v} / \,\mathrm{meV} = 28.23 \left(\frac{N_{\rm d}^+}{10^{18}}\right)^{1/4} + 6.24 \left(\frac{N_{\rm d}^+}{10^{18}}\right)^{1/2} \tag{2.12b}$$

and

$$\Delta E_{\rm c} \,/\,{\rm meV} = -16.15 \left(\frac{N_{\rm a}^-}{10^{18}}\right)^{1/4} - 1.07 \left(\frac{N_{\rm a}^-}{10^{18}}\right)^{1/2} \tag{2.12c}$$

$$\Delta E_{\rm v} \,/\,{\rm meV} = -35.07 \left(\frac{N_{\rm a}^-}{10^{18}}\right)^{1/3} + 6.74 \left(\frac{N_{\rm a}^-}{10^{18}}\right)^{1/2} + 56.96 \left(\frac{N_{\rm a}^-}{10^{18}}\right)^{1/4} \tag{2.12d}$$

for n-type and p-type 4H–SiC, respectively, where  $N_{\rm d}^+$  and  $N_{\rm a}^-$  represent the ionised donor and acceptor concentration, respectively, with units of cm<sup>-3</sup> [53]. Plots of Equation 2.12 are presented in Figure 2.8. The band gap narrowing effects are essentially insensitive to the dopant species and therefore can be treated as depending on concentration only [9]. While these expressions are strictly valid for doping concentrations above  $10^{18}$  cm<sup>-3</sup> and at low temperatures they are suggested to be suitable outside of these limits [53]. Due to the interdependence of the extrinsic band gap and ionised impurity concentration selfconsistently calculations are required.

### 2.2.4 Carrier Mobility

The electron transport properties within the channel region of a macroscopic n-channel JFET will closely follow the behaviour of the underlying bulk semiconductor. The electron drift current density is proportional to the average drift velocity of the electron charge density,  $v_{\rm d}$ , whose value is related to the applied electric field,  $\mathcal{E}$ , by a proportionality factor termed the electron drift mobility,  $\mu_{\rm e}$ , according to the expression [54]

$$\langle v_{\rm d} \rangle = -\mu_{\rm e} \mathscr{E}. \tag{2.13}$$

An electron in a perfect crystal, accelerated by an applied electric field will pass successively between corresponding edges of the Brillouin zone. In practice, however, the electric field established by changes in the periodic lattice potential by imperfections can alter the momentum of electrons after small changes in their wave vector [9]. The rapidly varying potential requires a quantum mechanical treatment to determine the resulting distribution of carrier momentum and energy which in turn depend on the density of unoccupied quantum states and the requirements of conservation of momentum and energy [35].

In the context of the relaxation-time approximation (RTA) of the Boltzmann equation the momentum relaxation time,  $\tau_{\rm m}$ , represents the time required to randomise the carrier momentum<sup>\*</sup>. An effective momentum relaxation time is attained by combining the influence of each scattering mechanism using Matthiessen's rule [55],

$$\tau_{\rm m}^{-1} = \sum_{i} \tau_{{\rm m},i}^{-1}.$$
(2.14)

Using measurements of Hall mobility,  $\mu_{\rm H}$ , Pernot *et al.* were subsequently able to approximately quantify the influence of the pertinent scattering mechanisms in extrinsic 4H–SiC for various impurity concentrations and temperatures. The results corresponding to typical doping concentrations used for the n-type channel and p<sup>+</sup>-type gate regions of a homoepitaxial JFET are presented in Figure 2.9 and consider the influence of intra-valley longitudinal<sup>†</sup> acoustic phonon<sup>‡</sup> (ac), ionised impurity (ii), neutral impurity (ni), polar optical phonon (pop), non-polar optical phonon (npo) and inter-valley phonon (iph) scattering mechanisms [20, 57].

The characteristic behaviour in Figure 2.9a for the moderately doped  $(10^{17} \text{ cm}^{-3})$  n-type sample is consistent with the stepwise power law model presented by Scozzie *et al.* for a similarly doped sample which found mobility to vary as  $T^{-1.2}$  between 100 K and 200 K,  $T^{-1.7}$  between 200 K and 300 K and  $T^{-2.4}$  between 300 K and 600 K [58]. In the temperature range of interest in this study, approximately 300 K to 700 K, it is seen that intra-valley polar optical, intra-valley acoustic and inter-valley phonon scattering have appreciable influence on the measured electron Hall mobility, each accelerating the decrease in mobility from approximately  $480 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  to  $70 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ .

For the highly doped p-type sample in Figure 2.9b the mobility is dominated at low

<sup>\*</sup>In the specific case of isotropic scattering this is equivalent to the mean time between collisions.

<sup>&</sup>lt;sup>†</sup>Referring to the direction of displacement with respect to the direction of propagation of energy.

<sup>&</sup>lt;sup>‡</sup>A phonon is a quantised lattice vibrational mode [56].



### Figure 2.9

Experimental Hall mobility,  $\mu_{\rm H}$ , (points) for (a) moderately N doped ( $10^{17} \,{\rm cm}^{-3}$ ) and (b) highly Al doped ( $10^{19} \,{\rm cm}^{-3}$ ) 4H–SiC samples as a function of absolute thermodynamic temperature, T, alongside theoretical fits (solid lines) determined from approximate solutions to the Boltzmann equation with the relaxation time approximation, considering contributions from to intra-valley longitudinal acoustic phonon (ac), ionised impurity (ii), neutral impurity (ni), polar optical phonon (pop), non-polar optical phonon (npo) and inter-valley phonon (iph) scattering mechanisms (dashed lines). Reprinted [adapted] from [20, 57].

temperatures by neutral impurity scattering on account of the high degree of incomplete ionisation of acceptors. At higher temperature acoustic phonons and non-polar optical phonons have a stronger influence on the mobility. At 300 K the hole Hall mobility was measure to be around  $20 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  which drops to about  $10 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  at 500 K.

At low electric fields the increase in drift velocity is roughly proportional. High electric fields impart more energy to the electrons which can be described as having an electron temperature higher than that of the lattice. For sufficiently large electric field strengths the drift mobility will depart appreciably from its low-field value [36]. Using the conductance technique Khan and Cooper calculated the electron drift velocity as a function of electric field strength for a  $10^{17} \,\mathrm{cm}^{-3}$  N doped 4H–SiC sample cut 8° off-axis from the basal plane [59]. Self-heating was mitigated through appropriately timed pulse measurements. Additional corrections were made to account for spreading resistance and the varying encroachment of the depletion layer between the active channel and the low acceptor-doped buffer epilayer. The measured values at 296 K and 593 K are presented in Figure 2.10.

The experimental high-field carrier velocity can be expediently modelled by the semiempirical expression [35, 59]

$$v_{\rm d}(\mathscr{E}) = \frac{\mu_{\rm e,0}\,\mathscr{E}}{[1 + (\mu_{\rm e,0}\,\mathscr{E}/v_{\rm d,sat})^{\beta}]^{1/\beta}},\tag{2.15}$$



Figure 2.10

Experimental electron drift velocity,  $v_d$ , as a function of electric field strength,  $\mathscr{C}$ , for a  $10^{17} \,\mathrm{cm}^{-3}$  N doped 4H–SiC sample 8° off-axis from the basal plane (points) and semi-empirical model fits for Equation 2.15 (lines) at 296 K and 593 K. Reprinted [adapted] from [59].

where  $\mu_{e,0}$  represents the low field mobility,  $v_{d,sat}$  is the electron saturation velocity<sup>\*</sup> and  $\beta$  is a fitting parameter. Some uncertainty is introduced into the result with the assumption of a unity Hall-factor, although this is expected to be a reasonable approximation for this sample [61]. An additional uncertainty comes from the  $\pm 10\%$  accuracy in patterning the constricted channel region. A best fit to the data shows that at 296 K the velocity should approach a maximum value of  $2.2 \times 10^7 \text{ cm s}^{-1}$  for an electric field strength slightly above  $3.5 \times 10^5 \text{ V cm}^{-1}$ , reducing to  $1.6 \times 10^7 \text{ cm s}^{-1}$  at 593 K for a field strength of approximately  $2 \times 10^5 \text{ V cm}^{-1}$ . The low-field mobility at each temperature was determined to be  $450 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  and  $130 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ , respectively. The fitting parameter was found to be 1.2 and 2.2, respectively [59]. The electric field necessary to introduce a 1% and 5% reduction in mobility at room temperature should therefore be expected to be around  $8.7 \times 10^3 \text{ V cm}^{-1}$  and  $1.86 \times 10^4 \text{ V cm}^{-1}$ , respectively [59].

The field-dependent mobility model is also suitable for low to medium frequency largesignal analysis, as the time required for a steady-state to be achieved between the electrons and the lattice is far shorter than the periods of signals under consideration and the distance travelled by carriers in this time is far shorter than the dimension of the device channels [35].

### 2.2.5 Resistivity

The resistivity<sup>†</sup>,  $\rho$ , of an n-type semiconductor varies with temperature. Using a semi-classic treatment its value depends on the concentration of free electrons, n, and their drift mobility,

<sup>\*</sup>Monte-Carlo calculations employing DFT derived conduction band DOS values indicate that in 4H–SiC velocity saturation at high electric field strengths is not maintained [60]; however, these values are well above those experienced by electrons under consideration in this study.

<sup>&</sup>lt;sup>†</sup>The reciprocal of the conductivity.



### Figure 2.11

Van der Pauw resistivity,  $\rho$ , measurements as a function of absolute thermodynamic temperature, T, for a range of N doped 4H–SiC samples, as deduced from Hall effect measurements. Reprinted [adapted] from [48].

 $\mu_{\rm e}$ , according to the equation [12]

$$\rho = \frac{1}{en\mu_{\rm e}}.\tag{2.16}$$

Using mesa-etched van der Pauw structures, Ferreira da Silva *et al.* measured the resistivity of a collection of N doped 4H–SiC samples with electrically active impurity concentrations, as deduced from Hall effect measurements, between  $3.5 \times 10^{15}$  cm<sup>-3</sup> and  $4 \times 10^{19}$  cm<sup>-3</sup> in the temperature range 6 K to 900 K. The results of the various samples are presented in Figure 2.11 [48].

Sample A and B, representing low and moderate doped conditions, respectively, show a wide variation of resistivity with temperature. At very low temperatures the increase in carrier concentration, due predominantly to dopant ionisation and the resulting decrease of neutral impurity scattering, provides a decrease in resistivity with increasing temperature. The exhaustion of unionised donors and the increased influence of the various phonon scattering mechanisms eventually cause the resistivity to increase, with the turning point dependent upon the doping concentration.

The highly doped samples, C and D, are representative of the ion implanted regions formed prior to ohmic contact formation. At these concentrations the individual donor levels have spread markedly to form a band due to a strong overlap of their wave functions. The approximate constancy of the resistivity in the low temperature regime for these samples is indicative of impurity delocalisation and metal-nonmetal transitions<sup>\*</sup> [48]. An electron paramagnetic resonance (EPR) study on net  $1 \times 10^{19}$  cm<sup>-3</sup> N doped 4H–SiC supports the notion of a delocalisation of donor band states. A finite energy separation of roughly 40 meV between delocalised donor states and the conduction band was, however, still observed at

<sup>\*</sup>The variation of mobility with temperature at these doping concentrations shows little temperature dependence either.

around 100 K [62], suggesting that the band for donors on the k sites has not yet merged with the conduction band and that these levels remain moderately localised. This is consistent with the decrease in resistivity for sample C at high temperature due to thermal excitation to the conduction band. Sample D, however, demonstrates a strong metal to non-metal transition.

# 2.3 Junction Field Effect Transistors

# 2.3.1 Introduction

In a JFET, the flow of majority carriers from the *source* to the *drain* end of a region of extrinsic semiconductor, termed the channel, correlates with the modulation of the channel resistance by a p-n junction depletion region whose complementary terminal is called the *gate* [12]. The shared region of semiconductor on which integrated circuit (IC) devices are formed provide a second p-n junction which can be controlled via an additional *body* terminal and subsequently acts as a second gate<sup>\*</sup>. A schematic cross-section for a typical lateral JFET is illustrated in Figure 2.12.



# body contact

### Figure 2.12

A schematic cross-section for a simple lateral junction field effect transistor. Majority carriers flow from the source along the channel to the drain. The channel resistivity is modulated by the gate-channel and body-channel p-n junctions.

The concept for the JFET was proposed by William Shockley<sup>†</sup> in 1952<sup>‡</sup> [63]. An approximate one-dimensional treatment was utilised to predict the electric potential along and thus the current through a device channel under external bias. Dacey and Ross fabricated the first devices the following year and identified the importance of field-dependent mobility on device operation [64]. The 1960's provided discussions of more general device structures, but predominantly relied on the assumptions originally proposed by Shockley [65–67]. In 1970 Kennedy and O'Brien [68] and Kim and Yang [69] performed numerical two-dimensional calculations for various device geometries to ascertain the conditions leading to channel pinch-off and the impact and consequences of velocity saturation in Si devices.

 $<sup>^{*}</sup>$ This is often referred to as a back-gate and the process by which a JFET in influenced by this junction is termed the body-effect.

 $<sup>^{\</sup>dagger}$ Shockley became a Nobel laureate in 1956 for his contribution to the development of the bipolar junction transistor (BJT) which he invented eight years prior.

<sup>&</sup>lt;sup>‡</sup>This is the origin of the field effect transistor (FET) terminal names: drain, gate, source.

While the adoption of the JFET has been thwarted by the success of the metal-oxidesemiconductor field effect transistor (MOSFET) and the BJT, it has continued to find use in a number of high performance application, most notably within analogue front-end amplifiers. An expanding interest into hostile environment electronics is generating renewed interest with wide band gap semiconductors such as SiC proving to be an apt pairing.

# 2.3.2 Theory

Shockley's solution to describing current flow within a JFET was to separate the channel into many thin slices that could justifiably be analysed in one-dimension [63]. This simplification, termed the gradual channel approximation (GCA), requires that the potential contours in the channel be roughly perpendicular to the direction of current flow while those in the depletion region should lie parallel to it. These conditions can be justified in certain device structures under a specific range of bias conditions, but becomes increasingly invalid for rapidly changing space charge widths. Due to the depletion of carriers within the space charge region its resistance is significantly larger than the quasi-neutral bulk regions, allowing the gate epilayer and body epilayers to be treated as equipotential surfaces [70]. The potential at each point along the channel can then be determined from the solution of a separable first-order non-linear homogeneous ordinary differential equation.

The principle of detailed balance requires the Fermi level to be constant across a p-n junction in thermal equilibrium [9]. Majority carriers in the vicinity of the p-n junction diffuse across it, thereby uncovering a region of ionic space charge in its vicinity. The resulting electric field, directed from ionised donors to ionised acceptors, raises the potential of the n-type region with respect to the p-type region, with the resulting contact potential bringing the net movement of each carrier type to zero [9,31].

Gauss' law provides a relationship between the volume charge density,  $\rho$ , and electric field,  $\mathscr{C}$ . When written in terms of electric potential,  $\phi$ , it is commonly referred to as the Poisson equation. The one-dimensional Poisson equation applied to a bulk semiconductor yields the expression

$$\frac{\mathrm{d}^2 \phi}{\mathrm{d}x^2} = -\frac{\mathrm{d}\mathscr{C}}{\mathrm{d}x} = -\frac{\rho}{\varepsilon_{\mathrm{s}}} = \frac{e(n-p+N_{\mathrm{a}}^- - N_{\mathrm{d}}^+)}{\varepsilon_{\mathrm{s}}},\tag{2.17}$$

where  $\varepsilon_s$  represents the semiconductor permittivity and e the elementary charge. A p-n junction formed between homogeneous epilayers may be accurately described using the abrupt junction approximation (AJA). Setting the reference position to the metallurgical junction, extending the n-region in the positive direction and choosing the reference potential at minus infinity, the free hole and electron concentrations under the Boltzmann approximation may be appropriately expressed as [36,71]

$$p(x) = p_{\rm p0} \,\mathrm{e}^{-\frac{e\phi(x)}{k_{\rm B}T}}$$
 (2.18a)

and

$$n(x) = n_{\rm n0} \,\mathrm{e}^{-\frac{e[\phi_0 - \phi(x)]}{k_{\rm B}T}},$$
 (2.18b)

respectively, where  $p_{p0}$  and  $n_{n0}$  represent the equilibrium majority carrier hole and electron concentrations in the quasi-neutral regions and  $\phi_0$  is the contact potential. As the Fermi level in the depletion region is, except close to the quasi-neutral regions, well below and above the donor and acceptor levels, respectively, all impurities here can be assumed ionised.

Even when applying the AJA the second-order non-linear differential equation of Equation 2.17 cannot be solved analytically. From Equation 2.18, the compensating effect of the mobile carriers is limited to approximately a Debye length at each end of the depletion region and constitute a potential difference of the order of the thermal voltage,  $\phi_{\rm T}$  [12]. Due to the relative size of  $\phi_{\rm T}$  compared with  $\phi_0$  in 4H–SiC the abrupt depletion approximation (ADA) may be conveniently adopted to achieve an approximate analytic solution<sup>\*</sup>. Taking x equal to zero at the metallurgical junction and setting n and p equal within the depletion region provides the related expressions [65]

$$\frac{\mathrm{d}^{2}\phi}{\mathrm{d}x^{2}} \approx \begin{cases} eN_{\mathrm{a}}/\varepsilon_{\mathrm{s}} & \text{for } -W_{\mathrm{p}} \leq x \leq 0 \\ -eN_{\mathrm{d}}/\varepsilon_{\mathrm{s}} & \text{for } 0 \leq x \leq W_{\mathrm{n}} \end{cases}$$

$$\mathscr{C}(x) = \begin{cases} -eN_{\mathrm{a}}(x+W_{\mathrm{p}})/\varepsilon_{\mathrm{s}} & \text{for } -W_{\mathrm{p}} \leq x \leq 0 \\ -eN_{\mathrm{d}}(W_{\mathrm{n}}-x)/\varepsilon_{\mathrm{s}} & \text{for } 0 \leq x \leq W_{\mathrm{n}} \end{cases}$$

$$\phi(x) = \begin{cases} eN_{\mathrm{a}}(x+W_{\mathrm{p}})^{2}/(2\varepsilon_{\mathrm{s}}) & \text{for } -W_{\mathrm{p}} \leq x \leq 0 \\ \phi(0) + eN_{\mathrm{d}}(W_{\mathrm{n}}-x/2)x/\varepsilon_{\mathrm{s}} & \text{for } 0 < x < W_{\mathrm{n}} \end{cases}$$

$$(2.19a)$$

$$(2.19b)$$

$$(2.19b)$$

$$(2.19c)$$

where  $W_p$  and  $W_n$  are the depletion widths into the p- and n-type region, respectively. A qualitative illustration of the effect of applying the ADA on the charge density across for a  $p^+$ -n junction is given in Figure 2.13.

\*Numerical techniques are required for almost all other impurity profiles.



Figure 2.13

A qualitative illustration of the net charge distributions though an abrupt p<sup>+</sup>-n junction, including electron and hole concentrations (solid lines) and using the abrupt depletion approximation (dashed lines) [12].

For the net dipole charge to equal zero the depletion region must extend further into the lower doped side of a p-n junction [63]. For homogenous epilayers with  $N_a > N_d$ the charge density will resemble that shown in Figure 2.13. Plots of Equations 2.19b and 2.19c are presented in Figure 2.14 using typical device doping concentrations for a gatechannel junction ( $N_a = 2 \times 10^{19} \text{ cm}^{-3}$ ,  $N_d = 1 \times 10^{17} \text{ cm}^{-3}$  and  $\phi_0 = 2.95 \text{ V}$ ) and a bodychannel junction ( $N_a = 2 \times 10^{15} \text{ cm}^{-3}$ ,  $N_d = 1 \times 10^{17} \text{ cm}^{-3}$  and  $\phi_0 = 2.81 \text{ V}$ ) of an n-channel JFET [72]. By choosing  $N_a$  to be 200 times larger than  $N_d$  almost all of the potential in Figure 2.14a is seen to appear over the channel region. Similarly, in Figure 2.14b the majority of the potential is dropped over the low doped body epilayer; however, the absolute value of the depletion width extending into the channel seen here is comparable to that produced by the gate-channel junction and thus would have a noticeable influence on channel resistivity.





Calculated electric field,  $\mathscr{C}$ , and electric potential,  $\phi$ , of an abrupt p-n junction, using the abrupt depletion approximation, for (a)  $N_{\rm a} = 2 \times 10^{19} \,\mathrm{cm}^{-3}$  and  $N_{\rm d} = 1 \times 10^{17} \,\mathrm{cm}^{-3}$  with  $\phi_0 = 2.95 \,\mathrm{V}$  and (b)  $N_{\rm a} = 2 \times 10^{15} \,\mathrm{cm}^{-3}$  and  $N_{\rm d} = 1 \times 10^{17} \,\mathrm{cm}^{-3}$  with  $\phi_0 = 2.81 \,\mathrm{V}$ . The reference position has been set to the metallurgical junction and the reference potential has

been set to minus infinity. Purple and green indicate p and n regions, respectively.

For a step junction, any externally applied voltage will be similarly distributed across the junction [41]; the variation of depletion width into the channel epilayer can therefore be suitably described by the expression [12],

$$W_{\rm n} = \left[\frac{2\varepsilon_{\rm s}N_{\rm a}}{eN_{\rm d}(N_{\rm a}+N_{\rm d})}(\phi_0-V)\right]^{1/2}$$
(2.20a)

$$\approx \left[\frac{2\varepsilon_{\rm s}}{eN_{\rm d}}(\phi_0 - V)\right]^{1/2}, \quad \text{for } N_{\rm a} \gg N_{\rm d},$$
 (2.20b)

where V represents the voltage applied to the p side with respect to the n side of the junction<sup>\*</sup>. The maximum forward bias applied to the gate with respect to the channel is limited to the value of the contact potential for the junction, although this is not strictly achievable due to excessive leakage current prior to reaching this value [12].

Using the expression for the depletion width given in Equation 2.20b the instantaneous channel current in a n-channel JFET under the assumption of the GCA for a single gated device operating below the extrapolation pinch-off point (expop) can be expressed as [12,63]

$$i_{\rm DS} = \frac{en\mu_{\rm e}Za}{L} \left\{ v_{\rm DS} - \frac{2}{3a} \left( \frac{2\varepsilon_{\rm s}}{eN_{\rm d}} \right)^{1/2} \left[ \left( \phi_0 - v_{\rm GS} + v_{\rm DS} \right)^{3/2} - \left( \phi_0 - v_{\rm GS} \right)^{3/2} \right] \right\}, \quad (2.21)$$

where Z denotes the channel width, L is the channel length, a is the channel depth and  $v_{\rm DS}$  and  $v_{\rm GS}$  are the instantaneous drain-source and gate-source voltages, respectively. The instantaneous drain-source and gate-source voltages can be separated into bias voltages  $V_{\rm DS}$  and  $V_{\rm GS}$ , respectively, and signal voltages,  $v_{\rm ds}$  and  $v_{\rm gs}$ , respectively. Similarly, the instantaneous channel current is comprised of a bias current,  $I_{\rm DS}$ , and a signal current,  $i_{\rm ds}$ .

Simultaneous solutions to both the continuity and Poisson equations in two-dimensions have been numerically performed by Kennedy and O'Brian using finite difference methods for a range of Si n-channel JFET structures [68]. Figures 2.15 to 2.19 present the results of their calculations for a short channel device with a gate length 2.5 times greater than its channel depth. The drain, gate and source terminals in the following channel cross-sections are denoted by the letters D, G, and S, respectively. In Figures 2.15 to 2.17 the solid lines within the n-type channel region represent 50% depletion of the majority carriers, while the dotted lines correspond with 10% and 90% depletion contours. In Figure 2.18 the solid line in the n-type channel again represents 50% depletion of the majority carriers, while the dotted lines represent contours of constant potential.

Figure 2.15a shows the expected shape of the channel depletion region under the assumption of constant electron mobility for equal gate-source and gate-drain voltages sufficient to achieve strong channel pinch-off. Figure 2.15b provides the distribution after the removal of the gate-source voltage while maintaining the gate-drain voltage and identifies that for an applied drain-source potential close to the expop<sup>†</sup> value an appreciable conductive channel remains between the source and drain ends of the device, albeit depleted by between 50%

<sup>\*</sup>The resistance of the depletion region is assumed to be much larger than the quasi-neutral regions.

<sup>&</sup>lt;sup>†</sup>The point of channel pinch-off determined after extending the gradual channel approximation past its range of validity is termed the extrapolated pinch-off point.



#### Figure 2.15

Simulated mobile electron distributions in the n-type channel of a Si JFET with gate a length 2.5 times greater than its channel depth, calculated from simultaneous solutions to both the continuity and Poisson equations in two-dimensions for a range of drain-source, gate-drain and gate-source bias voltages,  $V_{\text{DS}}$ ,  $V_{\text{GD}}$  and  $V_{\text{GS}}$ , respectively, assuming constant electron mobility. Solid lines within the channel represent 50% depletion of the majority carriers while the dotted lines correspond with 10% and 90% depletion contours.

Reprinted [adapted] from [68].

and 90% [68]. Notably, under the assumption of constant mobility the electron concentration in the channel was only ever found to be below the equilibrium value, as allowing transport at any speed prevents charge accumulation from taking place.

From Figures 2.16a–c it can be seen that increasing the drain-source voltage beyond the expop expands the depletion region towards the source. The continued presence of a finite channel allows further increase in channel current with channel voltage. In Figures 2.16d–e it is then seen how a negative gate-source voltage further depletes the channel.

Figure 2.17 present the corresponding results after including the influence of field-dependent mobility. Before the previous pinch-off condition is achieved the mobile carriers were found to reach their saturation velocity, whence further increase in channel voltage was unable to provide an increase in current density. Additionally, accumulation and depletion of carriers at the source and drain sides of the pinch-off region, respectfully, was found to establish a potential altering dipole layer in such a way as to ensure current continuity along the channel. The carrier accumulation was also found to impair the encroachment of the depletion region towards the source. In situations where the gate length is kept sufficiently long so as to ensure the electric field remains below the critical value these effects will be absent; however, the average electric field is still expected to have an impact on carrier mobility and thus the magnitude of the channel current [12].

The calculated electric potential contours for the same structure under the assumption



#### Figure 2.16

Simulated mobile electron distributions in the n-type channel of a Si JFET with gate a length 2.5 times greater than its channel depth, calculated from simultaneous solutions to both the continuity and Poisson equations in two-dimensions for a range of drain-source, gate-drain and gate-source bias voltages,  $V_{\rm DS}$ ,  $V_{\rm GD}$  and  $V_{\rm GS}$ , respectively, assuming constant electron mobility. Solid lines within the channel represent 50% depletion of the majority carriers while the dotted lines correspond with 10% and 90% depletion contours.

Reprinted [adapted] from [68].



### Figure 2.17

Simulated mobile electron distributions in the n-type channel of a Si JFET with gate a length 2.5 times greater than its channel depth, calculated from simultaneous solutions to both the continuity and Poisson equations in two-dimensions for a range of drain-source, gate-drain and gate-source bias voltages,  $V_{\rm DS}$ ,  $V_{\rm GD}$  and  $V_{\rm GS}$ , respectively, assuming field-dependent electron mobility. Solid lines within the channel represent 50% depletion of the majority carriers while the dotted lines correspond with 10% and 90% depletion contours. Reprinted [adapted] from [68].



(a) constant mobility



(b) field-dependent mobility

# Figure 2.18

Simulated potential distribution in the n-type channel of a Si JFET with gate a length 2.5 times greater than its channel depth, calculated from simultaneous solutions to both the continuity and Poisson equations in two-dimensions for gate-source and drain-source bias voltages of  $V_{\rm GS} = 0$  V and  $V_{\rm DS} = 5$  V, respectively, assuming (a) constant and (b) field-dependent electron mobility. Solid lines within the channel represent 50% depletion of the majority carriers while the dotted lines represent contours of constant potential. Reprinted [adapted] from [68].

of constant or field-dependent mobility and biased with gate-source and drain-source of 0 Vand 5 V, respectively, are presented in Figure 2.18. Despite the wider channel opening in Figure 2.18b a larger proportion of the voltage was found to appear in the region between the gates. This is a consequence of the lower carrier mobilities and translates into a higher channel resistance. Towards the centre of the channel, up to approximately half the length of the channel depth from the ends of the gate, the contours in both cases were found to satisfy the GCA, consistent with the prediction by Shockley. Strictly, the condition can be given by [73]

$$\left(\frac{\mathrm{d}b}{\mathrm{d}x}\right)^2 \ll \frac{1}{2} \tag{2.22}$$

where b represents the depth of the active channel region calculated using the ADA. The breakdown in the GCA at either end of the gate resulted in depletion layer widths there that are substantially smaller than that predicted by a one-dimensional analysis.

A comparison of Kennedy and O'Brian's numerically calculated channel current as a function of channel voltage with Shockley's approximate analytic analysis, assuming constant electron mobility, is presented in Figure 2.19. A key observation is that the GCA appears reliable at low voltages, but predicts a non-physical transition into saturation. As pinch-off is approached, the electric field along the channel becomes comparable to that in the space charge region, and the GCA loses its validity [69]. The approximate two-dimensional model



# Figure 2.19

Simulated volt-ampere characteristics for a n-channel Si JFET with gate a length 2.5 times greater than its channel depth, calculated from simultaneous solutions to both the continuity and Poisson equations in two-dimensions (purple line) and using Shockley's approximate analytic 1-dimensional (below expop) and 2-dimension (above expop) techniques, for a gate-source bias voltage of 0 V and assuming constant electron mobility. Reprinted [adapted] from [68].

provided by Shockley, valid in strong saturation only, shows qualitative agreement with the numeric calculations with the current continuing to increase in a non-linear manner beyond the expop [68].

When an analytic expression is required the GCA can prove suitable prior to current saturation, but is physically unsuitable above pinch-off. A commonly employed approach is to use the drain-source voltage corresponding to the expop, termed the drain-source saturation voltage, in place of drain-source voltage when larger than this value [74]; this has the effect of maintaining the channel current at its expop value. Unfortunately, this approach fails to account for the finite output resistance in this region. Wu [75] has been successful in eliminating the discontinuities seen in two-part Shockley's analytical model through a curve fitting process; however, the solutions are very complicated and non-physical.

An accurate description of the channel potential beyond pinch-off requires that the Poisson equation be solved in two dimensions subject to complicated boundary conditions. In order to provide a continuous closed form solution Grebene and Ghandhi made use of the depletion approximation and the simplifying condition that beyond pinch-off the channel current is confined to a narrow region of depth

$$b_{\min} = \lim_{v_{\rm d} \to v_{\rm d,sat}} b(x) = \frac{i_{\rm DS}}{env_{\rm d,sat}Z},$$
(2.23)

where the carriers are assumed to travel at their saturation velocity,  $v_{d,sat}$  [74]. While the free carrier concentrations in the high field region was shown to deviate form the equilibrium value they showed that this did not greatly affect the calculations. An immediate consequence is that the voltage needed to achieve pinch-off at the drain is reduced below that of the expop;

however, because the value of  $b_{\min}$  is typically very small in comparison to the channel depth this will have little impact on the discussion. The region between the source end of the channel and the pinch-off point, with length  $L_1$ , is appropriately calculated under the framework of the GCA while the remaining channel length,  $L_2$ , is solved using the twodimensional Poisson equation with boundary conditions chosen to ensure continuity of the potential across the two regions.

In the specific case of a two gated symmetric device the narrow channel region will experience no net flow of charge across the line of symmetry. Splitting the device in half along this line the allows it to be treated as two separate single gate devices; the schematic cross-section for one device half is illustrated in Figure 2.20.

An approximate solution to the two-dimensional Poisson equation subject to the chosen boundary conditions provided a pinch-off length of

$$L_2 \approx \frac{2a}{\pi} \sinh^{-1} \frac{(v_{\rm DS} - v_{\rm DS,sat})\pi}{2\mathscr{E}_{\rm c}a}$$
(2.24)

where  $v_{\text{DS,sat}}$  is the instantaneous drain-source saturation voltage and the critical electric field,  $\mathscr{C}_{c}$ , was defined the point of which the velocity attains 95% of  $v_{d,\text{sat}}$ . Subsequently, the output resistance was approximately determined as

$$r_{\rm o} \approx \frac{L\mathscr{E}_{\rm c}}{i_{\rm DS}} \left\{ 1 + \left[ \frac{(v_{\rm DS} - v_{\rm DS,sat})\pi}{2\mathscr{E}_{\rm c}a} \right]^2 \right\}^{1/2}.$$
(2.25)

which is found to increase with  $v_{\text{DS}} - v_{\text{DS,sat}}$  in a non-linear manner. A investigation of the



Figure 2.20

An illustration of the two part channel depletion model of Grebene and Ghandhi beyond channel pinch-off, developed in the framework of the abrupt depletion approximation, where L is the channel length, a is the channel depth,  $W_n$  is the depletion width in the n-type channel and b is the active channel depth. The depletion width in region 1, of length  $L_1$ , is calculated in the framework of the gradual channel approximation, while in

region 2, of length  $L_2$ , it is solved using the two-dimensional Poisson equation with boundary conditions chosen to ensure continuity of the potential across the two regions. Reprinted [adapted] from [74].

temperature dependence of the output resistance, confirmed by experimental measurements, showed it to increase approximately linearly with temperature [74].

Very few JFET compact models have been presented, none of which are sufficiently comprehensive enough to accurately model the integrated circuit devices of interest to this work. While not the first to outline a model for an asymmetric dual gate JFET in the framework of the GCA, Van Halen appears to have been the first to address the mathematics specific for independent biasing [76]. The description of operation is analogous to that proposed by Shockley, but includes an additional term in the separable first-order non-linear homogeneous ordinary differential equation to account for the reduction in active channel depth by a second independent gate. While identifying its suitability for use in Simulation Program with Integrated Circuit Emphasis (SPICE) models the focus of his first paper was on a manual sequential parameter extraction methodology. This relied on major simplifications of the model equations and special characterisation techniques to be performed [76]. The simplification did enable him to outline how a voltage-controlled voltage-source (VCVS), when connected to the gate of the single gate SPICE JFET primitive, could account for the influence of a second gate potential, although this came at the expense of five experimentally determined fitting parameters.

These inadequacies were addressed in a subsequent paper which identified that an entirely new model, devoid of the restrictions of the primitive SPICE JFET model, was needed [77]. He was however unable to achieve a closed form solution for channel voltage at the expop point when field-dependent mobility was included [77].

Applying to Van Halen's model the same simplifications as performed in deriving the SPICE primitive JFET model from Shockley's model [78] Ding was able to derive a closed form two-part piecewise model that included independently controlled top and bottom gates that also accounted for field-dependent mobility when using an approximate drift velocity expression of the form

$$v_{\rm d} = \frac{\mu_{\rm e,0}\mathscr{E}}{1 - \mathscr{E}/\mathscr{E}_{\rm c}},\tag{2.26}$$

where  $\mathscr{C}_{c} = v_{d,sat}/\mu_{e,0}$  represents the critical electric field at which the free-carrier velocity becomes saturated [79]. Specifically, he found that by expanding the square root terms of  $W_n$  for both gates and retaining the first two terms prior to integrating along the channel that the resulting form provided a explicit solution for the drain-source saturation voltage. The drain-source current and saturation voltage<sup>\*</sup> were determined as

$$i_{\rm DS} = \frac{enZ\mu_{\rm e,0}}{L} \left(1 + \frac{v_{\rm DS}}{\mathscr{C}_{\rm c}L}\right)^{-1} \left(M v_{\rm DS} - \frac{N}{2} v_{\rm DS}^2\right)$$
(2.27)

and

$$\nu_{\rm DS,sat} = \frac{1}{N} \left[ \sqrt{(N \mathscr{E}_{\rm c} L)^2 + 2MN \mathscr{E}_{\rm c} L} - N \mathscr{E}_{\rm c} L \right], \qquad (2.28)$$

l

<sup>\*</sup>The error in the original paper has been corrected here.

respectively, where

$$M = a - \sqrt{K_{\rm t}(\phi_{0,\rm t} - v_{\rm GS})} - \sqrt{K_{\rm b}(\phi_{0,\rm b} - v_{\rm BS})},$$
(2.29a)

$$N = \frac{1}{2} \left( \sqrt{\frac{K_{\rm t}}{\phi_{0,\rm t} - v_{\rm GS}}} + \sqrt{\frac{K_{\rm b}}{\phi_{0,\rm b} - v_{\rm BS}}} \right), \tag{2.29b}$$

$$K_{\rm t} = \frac{2\varepsilon_{\rm s}N_{\rm a}}{eN_{\rm d}(N_{\rm d}+N_{\rm a})} \tag{2.29c}$$

and

$$K_{\rm b} = \frac{2\varepsilon_{\rm s}N_{\rm b}}{eN_{\rm d}(N_{\rm d}+N_{\rm b})},\tag{2.29d}$$

wherein  $\phi_{0,t}$  and  $\phi_{0,b}$  are the top and bottom gate contact potentials;  $v_{BS}$  denote the instantaneous bottom-gate voltage with respect to the source potential, comprised of bias and singnal voltages  $V_{BS}$  and  $v_{bs}$ , respectively; and  $N_a$  and  $N_b$  are the top-gate and bottom-gate net doping concentrations, respectively.

The turn-off voltage can be subsequently determined by setting the channel height at the source end to zero which provides the expression

$$v_{\rm GS,off} = \phi_{0,t} - \frac{a^2}{K_t} \left( 1 - \frac{\sqrt{K_b}}{a} \sqrt{\phi_{0,b} - v_{\rm BS}} \right)^2.$$
(2.30)

The series expansions unfortunately have the undesirable effect of progressively underestimating the channel current as the gate-source voltage is increased above the turn-off voltage. Reasonable accuracy was achieved when applied to devices with gate lengths a low as 4 µm, although this will have invariably resulted in non-physical parameter values. Much like the SPICE primitive, this model becomes unsuitable for medium and long channel devices, increasingly so for those with large negative turn of voltages.

### 2.3.3 Experiment

The impracticality of diffusing dopants to form sufficiently deep gate and channel regions and the poor quality of those formed through ion implantation has prompted the ubiquitous adoption of epilayers for producing SiC JFETs. The low current and voltage requirement of signal level JFETs circumvent the need for complex structures typically adopted for power devices [80] and allows channel and gate regions to be formed from single homogenous epilayers. Devices intended for use in IC applications are subsequently required to have lateral channels and top mounted contacts. Unsurprisingly, the typical structure of n-channel lateral depletion-mode (NLDM) JFETs found in the literature closely resembles Figure 2.12. Variations in electrical characteristics do arise however on account of the device dimension and the choice of epilayer doping concentrations.

Acceptable quality SiC wafers became commercially available toward the end of the twentieth century. Subsequently, Scozzie *et al.* were some of the first to publish experimental

characteristics of 4H–SiC JFETs, reaching temperatures as high as 400 °C [58,81,82]. While their choice a buried gate structure is not compatible with IC fabrication the device operation is comparable to top gated variants. The nominal channel length, width and depth adopted were 5 µm, 1 mm and 0.2 µm, respectively. The buried gate epilayer was determined to have a net active Al acceptor doping concentration of  $1.6 \times 10^{18} \text{ cm}^{-3}$  while the N donor concentration in the channel was found to be  $2.4 \times 10^{17} \text{ cm}^{-3}$ .

The quoted graphically extracted turn-off voltages measured approximately -6.5 V which agrees well with the one-dimension p-n junction theory for a step junction previously discussed [58]. A pertinent observation, however, is that ratio of the gate and channel doping concentrations will result in a large portion of the applied voltage not appearing on the channel side of the junction, thereby degrading the intrinsic gain of the device. They were successful in attributing the non-linear variation of the channel current with temperature to the combined influence of dopant ionisation, electron mobility and gate-channel p-n junction contact potential. The resulting saturation currents for zero applied gate-source bias,  $i_{DSS}$ , are presented in Figure 2.21. Using the observed value of  $i_{DSS}$  at room temperature, a corresponding value for the Hall effect mobility and a basic two level donor model they were able to estimate the donor ionisation as approximately 69%.

While long identified as being suitable for use at high temperature and in environments exposed to high doses of radiation, attention for many years following became largely focused on exploiting SiC for high voltage power electronics applications. The maturity of growth and processing techniques and the emergence of a niche yet high profile market for resilient electronics has caused a resurgent interest by a small number of groups. The longest standing and most high profile contributors have been Neudeck *et al.* at the National Aeronautics and Space Administration (NASA) Glenn Research Center (GRC), who first presented SiC JFETs back in 2000 [83]. Case Western Reserve University (CWRU) have collaborated



Figure 2.21

Experimental channel drain-source saturation current at zero applied gate-source voltage,

 $i_{\rm DSS}$ , for a n-channel buried gate JFET with Al doped gate concentration of  $1.6 \times 10^{18} \,\mathrm{cm}^{-3}$ , N doped channel concentration of  $2.4 \times 10^{17} \,\mathrm{cm}^{-3}$ , and channel length, width and depth of 5 µm, 1 mm and  $0.2 \,\mu\mathrm{m}$ , respectively. Reprinted [adapted] from [58].



Figure 2.22

Drain current for zero applied gate-source bias,  $i_{\text{DSS}}$ , of a packaged 6H–SiC n-channel lateral depletion mode JFET with 200 µm wide and 10 µm long gate, measured during the 1<sup>st</sup> and 3007<sup>th</sup> hour of continuous operation at 500 °C. Reprinted [adapted] from [84].

with NASA GRC since 2005 with the goal of developing SiC ICs for remote sensing in high temperature systems. The perceived superiority of 6H–SiC during this time led to its adoption by both groups, although more recently they have made the switch to 4H–SiC [2]. The NLDM devices produced by each group closely resemble Figure 2.12 with gate, channel and body epilayers having nominal doping concentrations of  $2-5 \times 10^{19}$  cm<sup>-3</sup>,  $1 \times 10^{17}$  cm<sup>-3</sup> and  $2 \times 10^{15}$  cm<sup>-3</sup>, respectively, with thicknesses of 200 nm, 300 nm and 7 µm, respectively. Drain and source contact implants (>  $10^{19}$  cm<sup>-3</sup>) were included to achieve low resistance ohmic contacts and reduce the series resistance.

Their most notable achievement to date is a demonstration of 10 000 hours of continuous operation at 500 °C [4,84]. During this time critical device parameters were shown to degrade by less than 10%. The channel current for a 6H–SiC JFET after a 1 hour burn-in and 3007 hours (approximately 4 months) of exposure is presented in Figure 2.22 [84]. Such changes, while small, can significantly impact circuit operation and so should be accounted for in any proposed circuit designs.

While their experimental results have proved the suitability of SiC JFETs for high temperature applications, little effort has been placed on developing accurate mathematical models suitable for implementation in circuit simulators. Each group continues to rely on either the primitive model provided by SPICE or a crudely modified version of Shockley's original analysis [83, 85, 86]. Figure 2.23 demonstrates the noticeable discrepancy between the simulated and experimental values. More recently NASA GRC have identified the importance of body bias on channel current and have provided analogies with a long channel MOSFET SPICE primitive model; however, this still remains less useful than the Ding model previously described, is highly non-physical and can only achieve agreement with experiment over narrow region of operation. In the latter case an attempt was made to indirectly account for the effect of substrate biasing through use of a modulated channel thickness. This however fails to account for the influence of channel potential on the bottom gate. In both



Figure 2.23

A comparison of experimental 6H–SiC n-channel lateral depletion mode JFET characteristics (points) and simulations with the SPICE primitive compact model (lines). Reprinted [adapted] from [83].

cases the absence of suitable thermal parameter models requires that separate device models be created for use at each temperature, thereby greatly inconveniencing the user and limiting the range of analysis that can be performed.

Their 6H–SiC devices have also been proven stable for over 4600 hours (approximately 6 months) of testing within low-earth-orbit on the international space station [87].

Active development of signal level SiC JFETs for hostile environment applications has up until recently been limited to NASA GRC, CWRU and Newcastle University (NU)'s Active Sensor Structures for Extreme Environments (ASTRO) group. Lately, however, Lien *et al.* have fabricated their own version of devices based on the specification outlined by NASA GRC and CWRU but using 4H–SiC. Their work so far has been limited to demonstrating single working devices but have achieved successful short term operation at 600 °C in air [8].

Example output characteristics for a device with gate width and length of  $100 \,\mu\text{m}$  and  $10 \,\mu\text{m}$ , respectively, at 25 °C and 600 °C are presented in Figure 2.24, exhibiting a maximum change in channel current in excess of 80 %. Unfortunately, the lack of data at intermediate temperatures provides limited insight into the direct current (DC) properties of the devices.

The product of a device's transconductance,  $g_{\rm m}$ , and its output resistance,  $r_{\rm o}$ , is termed the intrinsic voltage gain,  $g_{\rm m}r_{\rm o}$  and is a transistor figure of merit defining the maximum achievable voltage gain for a given bias. An illustration of the observed transconductance at zero gate-source voltage, normalised to channel width, and the corresponding intrinsic voltage gain are presented in Figure 2.25 [8], where the average value of output resistance in saturation is believed to have been used. For the chosen device dimensions they observed the intrinsic voltage gain drop from 81.5 to 57.2 between 25 °C to 600 °C, representing a decrease of 30 %.

A reliability study showed that the transconductance changed by 3% over an 90 hour period at 540 °C; however, a similar test at 600 °C resulted in a 30% change after only 1 hour [8]. It is likely that contact degradation is responsible for this drastic change with oxygen



Figure 2.24

Experimental output characteristics of a 4H–SiC n-channel lateral depletion mode JFET with gate width and length of 100  $\mu$ m and 10  $\mu$ m, respectively, measured at (a) 25 °C and (b) 600 °C. Reprinted [adapted] from [8].



#### Figure 2.25

Experimental transconductance,  $g_{\rm m}$ , and corresponding intrinsic gain,  $g_{\rm m}r_{\rm o}$  of a 4H–SiC n-channel lateral depletion mode JFET with gate width and length of 100 µm and 10 µm, respectively, as a function of temperature, T. Reprinted [adapted] from [8].

from the atmosphere diffusing through the metal to the metal-semiconductor interface. The results suggest practical limits are placed on SiC devices that have not been properly designed to withstand high temperatures. The reported off-state current at a gate-source voltage of -9 V was found to increase from  $6.31 \times 10^{-9} \text{ A}$  to  $1.97 \times 10^{-7} \text{ A}$  in the same temperature range [8]. While small in comparison to convention semiconductors they remain far in excess of theoretical values achievable by 4H–SiC.

# 2.4 Integrated Circuit Amplifiers

# 2.4.1 Introduction

An electronic amplifier is intended to produce at its output port scaled versions of the voltage and current signals appearing at its input port. Voltage and current amplification is quantified by a system's voltage gain,

$$A_{\rm v} = \frac{\mathrm{d}v_{\rm O}}{\mathrm{d}v_{\rm I}} \tag{2.31a}$$

and current gain,

$$A_{\rm i} = \frac{\mathrm{d}i_{\rm O}}{\mathrm{d}i_{\rm I}},\tag{2.31b}$$

respectively, where  $v_{\rm O}$  is the instantaneous output voltage which is the sum of the output bias voltage  $V_{\rm O}$  and output signal voltage,  $v_{\rm o}$ ;  $v_{\rm I}$  is the instantaneous input voltage which is the sum of the input bias voltage  $V_{\rm I}$  and input signal voltage,  $v_{\rm i}$ ;  $i_{\rm O}$  is the instantaneous output current which is the sum of the output bias current  $I_{\rm O}$  and output signal current,  $i_{\rm o}$ ; and  $i_{\rm I}$  is the instantaneous input current which is the sum of the input bias current  $I_{\rm I}$ and input signal voltage,  $i_{\rm i}$  [88]. In the majority of cases the amount of amplification is desirably independent of the input signal magnitude; such amplifiers are said to be linear. At low frequencies amplifiers may be broadly represented by any of the four related linear equivalent circuit models illustrated in Figure 2.26, where  $r_{\rm i}$  and  $r_{\rm o}$  represent corresponding small-signal Thévenin or Norton equivalent resistances looking into the input and output port, respectively, and the open-circuit voltage gain,  $A_{\rm vo}$ , short-circuit current gain,  $A_{\rm is}$ , short-circuit transconductance,  $G_{\rm m}$ , and open-circuit transresistance,  $R_{\rm m}$ , are defined by Equation 2.32; the ideal values for each of these parameters, however, depends on the input and output signals of interest.

Electronic circuits can be classified as being discrete or integrated (monolithic). Discrete circuit are comprised of separately sourced components<sup>\*</sup>. In contrast an IC has its components and interconnections formed systematically on a common substrate via a shared fabrication process. The smaller dimensions afforded by this approach and the opportunity for simultaneous circuit fabrication provide strong economic benefits, whilst the inherent matching between devices formed in close proximity and the reduction of parasitics provide crucial performance advantages [17].

The functionality and versatility of operational amplifiers (op-amps) make them extremely attractive for use in all kinds of high performance circuits<sup>†</sup>. The topologies required to achieve the desirable properties can realistically only be achieved in specially designed and fabricated ICs due to the close tolerances demanded. Consequently, a number of practical restrictions are imposed on their design and construction. It is the goal of this section therefore to introduce the pertinent design topologies for NLDM FETs in addition to reviewing the designs and results published for SiC JFET amplifiers.

<sup>\*</sup>Hybrid circuits are discrete circuit containing one or more integrated circuit components.

<sup>&</sup>lt;sup>†</sup>The term operational amplifier was originally coined by Ragazzini *et al.* back in 1947 on account of their ability to perform useful mathematical operations such as addition and multiplication [89].



(d) Transresistance

#### Figure 2.26

Low-frequency small-signal amplifier equivalent circuits. Expression for the open-circuit voltage gain,  $A_{\rm vo}$ ; short-circuit current gain,  $A_{\rm is}$ ; short-circuit transconductance,  $G_{\rm m}$ ; and open-circuit transresistance,  $R_{\rm m}$ , are defined in terms of input and output signal voltages,  $v_{\rm i}$  and  $v_{\rm o}$ , respectively, and input and output signal currents,  $i_{\rm i}$  and  $i_{\rm o}$ , respectively. Small-signal input and output resistances,  $r_{\rm i}$  and  $r_{\rm o}$ , respectively, are the Thévenin or Norton equivalent values seen looking into the input and output port, respectively. Reprinted [adapted] from [88].

### 2.4.2 Legacy Designs

Much of the existing body of work for NLDM FET IC amplifiers, such as those developed for GaAs metal-semiconductor field effect transistors (MESFETs) are directly applicable to SiC JFETs, provided the necessary conditions for their validity are met, while contextually relevant modifications are understandably required to accommodate the behaviour of SiC devices over their intended range of operation.

One of the simplest IC compatible NLDM FET amplifier designs is presented in Figure 2.27 [90]. Transistor  $J_1$  operates as a common source (CS) amplifier with transistor  $J_2$ acting both as a means of biasing and as a relatively high impedance load for  $J_1$ .  $J_3$  acts as a common drain (CD) amplifier biased by  $J_4$  providing a voltage buffer form the output of the first stage.  $R_3$  provides a DC level-shift with minimal alternating current (AC) attenuation, provided its resistance value is much smaller than the output resistance of  $J_3$  and  $J_4$ . Resistor  $R_1$  and  $R_2$  form an inverting amplifier configuration through use of negative voltage feedback; a discussion of which may be found any standard textbook [90, 91].

The simple circuit is fundamentally limited in a number of ways. The gain of the CS stage in the absence of the body-effect is limited to half the intrinsic gain of  $J_1$ . The condition by which the closed-loop voltage gain is independent of the open-loop voltage gain would require impractically large devices drawing extremely large bias currents. A bigger issue is that the DC level-shift across  $R_3$  will depend both on its resistance and the bias current established by  $J_4$ ; the variation of DC resistance between  $J_4$  and  $R_3$  with temperature will thus not provide a consistent voltage drop. The moderately high output resistance will also result in significant attenuation if a low resistance load is connected. It is also worth noting that the output signal in this case will be out of phase with the input signal.

The circuit proposed by Larson and Martin for use with GaAs MESFETs, as shown in Figure 2.28, includes a number of performance enhancement techniques [92]. Transistors



#### Figure 2.27

Basic single stage n-channel depletion mode FET inverting voltage amplifier with resistor based voltage level-shift and negative voltage feedback. Instantaneous input and output signals are denoted by  $v_{\rm I}$  and  $v_{\rm O}$ , respectively. Reprinted [adapted] from [90].



Figure 2.28

Single-stage n-channel lateral depletion-mode FET differential voltage amplifier with bootstrapped differential current-source load with voltage-follower, cascode current-sinks and diode level-shifting. Reprinted [adapted] from [92].

 $J_1$  and  $J_2$  form a differential pair with its common-mode point connected to a current-sink comprised of self-biased transistor  $J_7$  and common-gate transistor  $J_6$  included to provide current buffering and increase the output resistance of the sink [91]. The bias voltage,  $V_{GG}$ , could potentially be provided through use of a current mirror stage. The bootstrapping<sup>\*</sup> source-follower transistor  $J_3$  provides positive feedback from the amplifier output to the to corresponding side of the differential pair. A DC voltage drop is achieved using series connected diodes biased by a current-sink formed by cascode transistor pair  $J_8$  and  $J_9$ . While suitable for fixed temperature and voltage supply operation the mutability of the voltage drop will result in poor output bias stability. The output impedance of the active-load transistor  $J_4$ , and thus the voltage gain, is enhanced by the bootstrap transistor  $J_5$  which acts as a voltage-follower<sup>†</sup> [93].

An idealisation for the gain stage is shown in Figure 2.29 which can most simply be explained by first grounding the negative input and applying an input voltage to the positive terminal [93]. As the output is in phase with the input, applying a positive voltage to the gate of  $J_1$  will cause the voltage at the drain of  $J_2$  to increase.  $J_3$  will thus force the drain of  $J_1$  to increase by almost the same amount for an ideally unity gain voltage buffer. The voltage common-mode point is consequently forced to increase by an amount

$$\frac{v_{\rm s}}{v_{\rm i}} \approx g_{\rm m,1} \, r_{\rm o,1} \frac{1 + g_{\rm m,3} \, r_{\rm o,3}}{1 + g_{\rm m,2} \, r_{\rm o,2}} \tag{2.33}$$

where  $g_{\rm m}$  and  $r_{\rm o}$  represent a JFET's transconductance and output resistance, respectively, with subscripts denoting the corresponding numbered devices. The gain developed at the

<sup>\*</sup>Bootstrapping involves feeding back the output to earlier parts of the circuits with the intention of providing increasing gain or impedance.

<sup>&</sup>lt;sup>†</sup>This method is, however, only effective provided the influence of the body-effect is small.



#### Figure 2.29

Gain enhanced differential pair using positive feedback. Reprinted [adapted] from [93].

common-mode point is subsequently enhanced by the intrinsic gain of  $J_2$  to provide a total voltage gain of

$$\frac{v_{\rm o}}{v_{\rm i}} \approx g_{\rm m,1} r_{\rm o,1} (1 + g_{\rm m,3} r_{\rm o,3}).$$
 (2.34)

which is roughly the differential voltage gain of two cascaded differential amplifiers. In the more realistic case where the FETs are subject to the body-effect and limited by non-ideal current-source and sink

$$\frac{v_{\rm o}}{v_{\rm i}} = \frac{g_{\rm m,1}r_{\rm o,1}\left[1 + (g_{\rm m,2} + g_{\rm mb})r_{\rm o,2}\right]}{\left[1 + (g_{\rm m,1} + g_{\rm mb} + g_{\rm 1})r_{\rm o,1}\right]\left(1 + g_{\rm 1}r_{\rm o,2}\right) - (\alpha - g_{\rm 2}r_{\rm o,1})\left[1 + (g_{\rm m,2} + g_{\rm mb})r_{\rm o,2}\right]}, \quad (2.35a)$$

where

$$\alpha = \frac{g_{\rm m,3}}{g_{\rm m,3} + g_{\rm mb,3} + r_{\rm o,3}^{-1} + g_1 + g_2}$$
(2.36)

is the gain of the source-follower comprising  $J_3$ ,  $g_1$  and  $g_2$  are the output conductances of the sink and source, respectively, and  $g_{\rm mb}$  is the body transconductance. Importantly, the output resistance of the source must include the degrading influence of the body-effect on the FETs of which it is comprised. This can be represented by a parallel resistance following application of the source-absorption theorem [90]. When  $J_1$  and  $J_2$  are matched,  $\alpha \approx 1$  and  $g_{\rm m} \gg g_1$ , Equation 2.35 reduces to

$$\frac{v_{\rm o}}{v_{\rm i}} \approx \frac{g_{\rm m}}{2g_2} \tag{2.37}$$

which indicates the dependence of the gain enhancement on the output impedance of the current-source load formed by  $J_4$  and  $J_5$  in Figure 2.28.

A two-stage op-amp proposed by Bayruns is illustrated in Figure 2.30.  $J_1$  and  $J_2$  act as a differential pair and  $J_3$  acting as a biasing current-sink.  $J_4$  provides positive feedback in the manner discussed previously. From Equation 2.37 the voltage gain enhancement is limited by the output resistance of active-load transistor  $J_5$ , although the arrangement does continue to provide differential to single-ended output conversion.  $J_6$  and  $J_7$  along with  $R_1$  provide a DC level-shift similar to that used in Figure 2.27. The appropriate bias current is achieved



Figure 2.30

Two-stage n-channel lateral depletion-mode FET op-amp with bootstrapped differential current-source load both resistor and diode level-shifting and Miller compensation. Reprinted [adapted] from [94].

through use of a bias voltage; while not discussed the appropriate value was suggested to be attained from the output of a current mirror.  $J_8$  and  $J_9$  produce close to unity gain voltage buffering. Transistors  $J_{10}$  and  $J_{11}$  form a cascaded CS gain stage. The diode  $D_1$  is included to provide a voltage level-shift sufficient to maintain  $J_9$ , in the preceding source-follower stage, in saturation. Lastly, transistors  $J_{12}$  and  $J_{13}$  form a class A output stage which includes a voltage drop through  $D_2$  to correct for that due to  $D_1$ . Miller compensation is provided through capacitor  $C_c$  and and resistor  $R_c$  [94].

The final circuit of interest to this work was proposed by Scheinberg and is shown in Figure 2.31 [95]. The design utilises many of the features of the preceding examples alongside some additional ones. Many of the performance advantages discussed are afforded by the use of a semi-insulating (SI) substrate in order to mitigate the body-effect. In the design the positive common-mode range was increased to its maximum, at the expense of negative common-mode range, by clamping  $v_{DS,4}$  close the minimum value possible to hold  $J_4$  in saturation. The role of the level-shifter was to maintain this value independent of the supply voltages used while provide a DC voltage level-shift between the output of the differential amplifier, comprising of transistors  $J_1$  to  $J_6$ , to the input of the proceeding CS amplifier stage at the gate of  $J_{17}$ .

The level-shifter design is based around a depletion mode (DM) FET current-mirror. For matched devices operating in saturation the current into the drain of  $J_{10}$  and  $J_{11}$  will be equal. The cascoding of  $J_7$  with  $J_{10}$  and  $J_8$  with  $J_{11}$  was performed to increase the output resistance of the current-sinks. Diodes  $D_1$  and  $D_2$  provide the necessary voltage level-shift to maintain current-sink transistor  $J_{12}$  in saturation, while  $D_3$  to  $D_6$  fulfil a similar role for  $J_7$ ,  $J_8$  and  $J_{10}$ . The dimensions of  $J_7$ ,  $J_8$ ,  $J_{10}$  and  $J_{11}$  were selected to operate at  $v_{GS} = 0$  V when operated using nominal supply voltages. The equivalent resistors labelled  $R_1$  accommodate the majority of the voltage level-shift. The symmetry of the mirror results in the bias voltage at the gate of  $J_{17}$  being equal to the value of the gate of  $J_7$  which for  $v_{GS,7} = 0$  V equals the voltage drop across  $D_{1,2}$ . The CS transistor at the start of the second stage can subsequently be biased to  $v_{GS,17} = 0$  V by setting the voltage at its source to  $D_{1,2}$  voltage drop above


Figure 2.31

Two-stage n-channel lateral depletion-mode FET op-amp with bootstrapped differential current-source load, both resistor and diode level-shifting, current mirror biasing, bootstrapped current bleeder and Miller compensation. Reprinted [adapted] from [95].

the negative supply,  $V_{\rm SS}$ . The mirroring action also results in the quiescent voltage  $v_{\rm DS,4}$ being equal to the voltage dropped across three diodes between  $V_{\rm DD}$  and the gate of J<sub>13</sub>. If the supply voltages are changed then  $v_{\rm GS,7}$ , and thus  $v_{\rm DS,6}$ , will change. As  $v_{\rm DS,4}$  tracks  $v_{\rm DS,6}$ , it will vary by an amount equal to  $v_{\rm GS,7}$ ; however,  $v_{\rm DS,4}$  will vary by only a small amount in comparison to the power supply variation. The circuit is therefore able to achieve a high power supply rejection ratio (PSRR) and an almost temperature insensitive bias for the proceeding CS stage.

The second gain stage uses a current bleeder with positive feedback, via transistors  $J_{20}$ and  $J_{21}$ , respectively, to provide two degrees of voltage gain enhancement. Transistors  $J_{17}$ to  $J_{19}$  form a cascoded CS amplifier with gain  $A_{\rm v} \approx g_{\rm m,17} r_{\rm o,19}$  on account of the buffering effect of  $J_{18}$ . The bleeder circuit  $J_{20}$  allows the width of  $J_{18}$  and  $J_{19}$  to be reduced and thus  $r_{\rm o,19}$  to be increased without reducing  $g_{\rm m,17}$ . The gain is further increased by using  $J_{21}$  to apply positive feedback to provide a total voltage gain of

$$A_{\rm v} = \frac{g_{\rm m,17} \, r_{\rm o,19}}{1 - r_{\rm o,19}/r_{\rm o,20}}.\tag{2.38}$$

The current through the bleeder transistor  $J_{20}$  is controlled by the positive feedback provided by  $J_{21}$  which would otherwise remain fairly constant. Large voltage gain improvement is therefore achieved by selecting the widths for  $J_{20}$  and  $J_{21}$  to be less than or equal to  $J_{19}$ . The arrangement requires that  $J_{18}$  and  $J_{19}$  are matched,  $J_{20}$  and  $J_{21}$  are also matched and

#### Table 2.3

Experimental benchmark results for the circuit for the GaAs MESFET op-amp illustrated in in Figure 2.31 [95].

| DC characteristics                                   |                                                                                |
|------------------------------------------------------|--------------------------------------------------------------------------------|
| Common-mode range                                    | $\pm 4 \mathrm{V}$ from power rails                                            |
| Output swing                                         | $\pm 3 \mathrm{V}$ from power rails                                            |
| Common-mode rejection ratio                          | $50\mathrm{dB}~(100\mathrm{kHz})$                                              |
| Open-loop gain                                       | $60\mathrm{dB}~(100\mathrm{kHz})$                                              |
| Power supply rejection ratio                         | $1\mathrm{MV/V}$                                                               |
| Output current                                       | $\pm 25\mathrm{mA}$                                                            |
| $ m AC\ characteristics\ (C_l=5 pF, R_l=500 \Omega)$ |                                                                                |
| Gain-bandwidth product                               | $500\mathrm{MHz}\;(C_\mathrm{c}=0.5\mathrm{pF})$                               |
| Phase margin                                         | $35^\circ~(C_{ m c}=0.5{ m pF})$                                               |
| Gain-bandwidth product                               | $320\mathrm{MHz}\;(C_\mathrm{c}=1\mathrm{pF})$                                 |
| Phase margin                                         | $60^{\circ}~(C_{ m c}=1{ m pF})$                                               |
| Power bandwidth                                      | $100\mathrm{MHz}~(5\mathrm{V_{pp}}~\mathrm{output},C_\mathrm{c}=1\mathrm{pF})$ |
| Slew rate                                            | $1500{ m V}/{ m \mu s}(C_{ m c}=1{ m pF})$                                     |
| Output resistance                                    | $25\Omega$                                                                     |
| Power requirements                                   |                                                                                |
| power range                                          | $\pm 5 V$ to $\pm 9 V$                                                         |
| supply current                                       | $47\mathrm{mA}$                                                                |

the width of  $J_{17}$  be the sum of the widths of  $J_{18}$  and  $J_{20}$ . A proviso is that the infinite gain alluded to by Equation 2.38 by matching  $J_{19}$  and  $J_{20}$  is not safely achievable due to the risk of  $r_{0,19}$  becoming larger than  $J_{20}$  and causing the output to latch<sup>\*</sup>.

The stability criteria was met by including  $C_c$  and  $C_2$  to provide Miller compensation, with  $R_c$  is included to limit the amount of signal feeding through the capacitor  $C_c$  to the output at high frequencies.

The reported properties for one such fabricated amplifier comprised of GaAs MESFETs are listed in Table 2.3 [95].

The fixed voltage drops provided by the diodes will be a strong function of temperature. While the diodes have a positive temperature coefficient (tempco), the voltage required to saturate the drain current of a FET will typically increase on account of the lowering of the threshold voltage and the increase of the series resistances. Another issue is change in bias current, supplied by the current-sink devices, with temperature. Placing a forward biased diodes in series with a epitaxial resistor having a negative tempco could provide sufficient stability. A specially designed active circuit may instead be required.

<sup>\*</sup>Scheinberg opted for a ratio of 2:1.

# 2.4.3 Silicon Carbide Designs

Despite there being a large existing body of literature on SiC devices very little has been published on DM FET amplifiers for hostile environments. Relevant work has almost entirely originated from the collaborative effort of NASA GRC and CWRU. Preliminary circuits have been constructed by both groups with CWRU's focus being primarily on maximising voltage gain at high temperatures whilst NASA GRC have placed emphasis on lifetime studies for operation under extreme conditions. Pertinent developments from each group are discussed below.

#### NASA Glenn Research Center

NASA GRC have focused predominantly on investigating the mutability of the low-frequency voltage gain of passive-loaded 6H–SiC JFET CS amplifiers operated at elevated temperatures or under high dose radiation exposure [4, 84].

Figure 2.32a illustrates the results of a packaged CS amplifier comprised of a 6H–SiC JFET with gate width and length of 80  $\mu$ m and 10  $\mu$ m, respectively, and epitaxial resistor load at 25 °C and 500 °C for a positive, negative and substrate bias of 40 V, 0 V and 0 V, respectively. The results demonstrate absolute voltage gains in excess of 10 at 500 °C with very little variation down to room temperature. The low bandwidth is likely a result of parasitic capacitances introduced by the cabling used to perform the measurements. The corresponding variation in gain when operating at 500 °C, normalised to the value attained following a 100 hour burn-in period, is shown in Figure 2.32b. The circuit was found to survive continuous operation approaching 4000 hours (approximately 5 months) before failing,



#### Figure 2.32

Prototype 6H–SiC integrated circuit common-source amplifier (a) gain-frequency characteristics at 25 °C (blue) and 500 °C (red) and (b) normalised low-frequency voltage gain variation over time for 500 °C operation following a 100 hour burn-in period. Reprinted [adapted] from [4].



(a) as-fabricated

(b) post-failure

# Figure 2.33

Optical micrographs a region of an 6H–SiC IC chip (a) as-fabricated and (b) following failure after thousands of hours operating at 500 °C while exposed to air. Reprinted [adapted] from [4].



# Figure 2.34

Annotated cross-sectional micrograph of a 4H–SiC JFET and passivated two-layer interconnect and dielectric stack. Reprinted [adapted] from [2].

while exhibiting a deviation of less than 3%.

Failure during the initial lifetime studies were a result of a breakdown of the interconnects and contacts due to their exposure to oxygen [4]. Figure 2.33 provides a before and after optical micrographs for a set of contact and interconnects.

More recently they have successfully demonstrated a two layers  $TaSi_2$  metallisation scheme using  $SiO_2$  and  $Si_3N_4$  for both isolation and protection from oxidation. Figure 2.34 is a cross-sectional micrograph showing a JFET and its connections.

With the aid of the two-layer metallisation scheme they have recently demonstrated a two-stage op-amp comprising of ten 4H–SiC JFETs each with 6 µm long and 200 µm wide gates. The variation of the op-amp's voltage gain for several thousand hours of continuous operation at 500 °C is presented in Figure 2.35 alongside the results for a single differential amplifier stage with and without a DC level-shifter [2]. While relatively stable the open-loop voltage gain is undesirably low on account of the intrinsic voltage gain of the JFETs. After 534 hours the op-amp was re-configured to operate as an inverting amplifier with an ideal



Figure 2.35

Measured differential small-signal voltage gain as a function of time for 4H–SiC voltage amplifiers operating at 500 °C, with supply voltages set to  $V_{\rm DD} = 45$  V and  $V_{\rm SS} = -15$  V. Reprinted [adapted] from [2].

close-loop gain of roughly 8. The gain was however seen to vary by as much as 15 % over the remaining 2000 hours (approximately 3 months) of testing. Due to the low value of open-loop voltage gain the variation in the closed-loop gain will not be dominated by the feedback network [90]. Provided a larger open-loop gain can be achieved a passive feedback network comprising of a pair of resistors degrading evenly over time should have little impact on the closed-loop gain stability.

The variation in gain between the independent differential amplifiers with and without DC level-shifting suggests that the biasing arrangement is having a significant loading effect on the signal. The absence of a circuit schematic prevents further discussion. Providing this can be addressed the voltage gain of the two stage op-amp could be potentially increased by an order of magnitude for the same devices and supply voltages.

#### Case Western Reserve University

CWRU have designed and fabricated a variety of packaged fully monolithic 6H–SiC NLDM JFET differential amplifiers and have demonstrated successful operation between 25 °C and 576 °C. The transistors used had gate lengths as low as 10  $\mu$ m. During the experimental testing of each circuit a positive supply voltages of 45 V was used with both the negative supply and gate bias voltages set to 0 V [96].

The simplest example demonstrated was a single-stage symmetric differential amplifier with resistive loads and source-follower outputs. A schematic for this circuit is presented in Figure 2.36 alongside an optical micrograph of a fabricated circuit. The load and bias resistors were formed from the same epilayer as the JFET channel and thus share a similar temperature dependence. The low-frequency differential voltage gain in this example is given



Figure 2.36

Monolithic single-stage 6H-SiC differential voltage amplifier with resistor loads. Reprinted [adapted] from [96].

by the expression [96]

$$|A_{\rm vd}| \approx g_{\rm m,1} \left( r_{\rm o,1} \parallel R_1 \right) \frac{g_{\rm m,4}}{g_{\rm m,4} + g_{\rm mb,4}}$$
 (2.39a)

$$\approx g_{m,1}R_1$$
 for  $r_{o,1} >> R_1$  and  $g_{m,4} >> g_{mb,4}$ . (2.39b)

The gain-bandwidth was measured as 3.6 MHz at 25 °C and 2.8 MHz at 600 °C which in the absence of frequency compensation is set by the dominant pole around  $(r_{o,1} \parallel R_1)(C_{\text{gd},1} + C_{\text{gd},4})$ . The low-frequency common-mode rejection ratio (CMRR) and PSRR at 25 °C were found to be 74 dB above 80 dB, respectively. The low-frequency differential voltage gain determined as 35.8 dB at 25 °C and showed less than 1 dB reduction up to 600 °C. While not mentioned explicitly, the large values quoted are believed to result from the use of multi-finger devices, as evidenced by the shown in Figure 2.36b.

The next example given is a single stage differential amplifier with active-loads and common-mode voltage feedback. A schematic for this circuit is presented in Figure 2.37 alongside a corresponding optical micrograph of a fabricated circuit [96]. The differential voltage gain in the absence of the body-effect should be

$$|A_{\rm vd}| \approx g_{\rm m,1} \left( r_{\rm o,1} \parallel g_{\rm m,4} \, r_{\rm o,4} \, R_1 \right) \tag{2.40a}$$

$$\approx g_{\rm m,1} r_{\rm o,1}.$$
 (2.40b)

The observed low-frequency differential gain at  $25 \,^{\circ}$ C was found to be  $44 \, dB$  and provided a gain-bandwidth of  $4.7 \, \text{MHz}$  [96]. Common-mode feedback to the gate of the current-sink was provided via resistors  $R_4$  to  $R_7$  in order to improve the CMRR.

In the third example a pair of transistors were cascoded with the differential pair as illustrated in Figure 2.38. Common-mode feedback was also added to the cascode transistors.



Figure 2.37

Monolithic single-stage 6H-SiC differential voltage amplifier current-source loads and common-mode voltage feedback. Reprinted [adapted] from [96].

The low-frequency voltage gain is then given by the expression

$$|A_{\rm vd}| = g_{\rm m,1} \left( g_{\rm m,4} \, r_{\rm o,4} \, r_{\rm o,1} \parallel g_{\rm m,6} \, r_{\rm o,6} \, R_1 \right). \tag{2.41}$$

The last example involves a cascade of the active-load and passive-load stages previously mentions, although, without intermediate level-shifting. Voltage gains of 73.2 dB and 69.2 dB



#### Figure 2.38

Monolithic single-stage 6H-SiC differential voltage amplifier current-source loads, common-mode voltage feedback and cascoded drivers. Reprinted [adapted] from [96].



Figure 2.39

Measured differential voltage gains at room temperature with  $V_{\text{DD}} = 45 \text{ V}, V_{\text{SS}} = V_{\text{GG}} = 0 \text{ V}$  for each of the various amplifier configurations. Reprinted [adapted] from [96].

at 25 °C and 576 °C, respectively, were achieved with this arrangement, which would be considered suitable for the vast majority of applications requiring op-amps [96].

A comparison of the magnitude responses for each of these circuits at 25 °C is presented in Figure 2.39. High and low temperature plots for the circuit in Figure 2.36 and a cascode of the circuits Figure 2.38 are also present in Figure 2.40a and Figure 2.40b, respectively. The results clearly demonstrate the suitability of SiC JFETs for constructing high temperature op-amps; however, the major issue of bias point stability still needs to be addressed.



(a) Single-stage with passive-load. (b) Two-stage with passive- and active-loads.

Figure 2.40

Measured differential small-signal voltage gains at room temperature with  $V_{\rm DD} = 45$  V,  $V_{\rm SS} = V_{\rm GG} = 0$  V for (a) the passive-loaded amplifier in Figure 2.36 and (b) a cascade of the circuit in Figure 2.37, without voltage level-shifting, with that in Figure 2.36, at 25 °C and 600 °C. Reprinted [adapted] from [96].

One continuing problem does appear to be the low circuit yield. A yield of just 54% from a total 46 single-stage differential amplifiers has been reported more recently by the same group [83].

# CHAPTER

3

# Carrier Models

# 3.1 Introduction

A quantum mechanical treatment is warranted to account for the electronic properties of crystalline solids [35]. The associated energies of permissible electron states is encapsulated in a materials electronic band structure and depend heavily on the underlying crystal structure and atomic composition. Pertinent information gleaned from experiment and band theory calculations of 4H–SiC may be subsequently incorporated into simpler and more exoteric semiclassical models which are well suited for describing the operation of conventional semiconductor devices. Moreover, this approach provides the means for suitable analytical expressions to be derived that are ideally suited for use by circuit simulators.

This chapter first derives an appropriate analytical expression for the intrinsic density of states (DOS) as a function of energy, N(E), suitable for the two lowest conduction bands in 4H–SiC close to their respective minima. Post hoc modifications are then applied to better represent the extrinsic DOS. The significance of impurity band formation is briefly discussed. Self-consistent calculations are subsequently performed to determine the equilibrium majority carrier concentration, Fermi level and band gap energy as a function of temperature for device pertinent N and Al doping concentrations. The results are used to develop and validate more computationally efficient approximate models suitable for use in circuit simulations.

The second part of this chapter is concerned with the effect of multiple anisotropic and non-parabolic conduction bands on the low-field electron mobility in 4H–SiC. A semiclassical electron conductivity model based on a solution to the Boltzmann equation in the relaxationtime approximation was developed and appropriate weighting functions for the scattering time and conductivity effective mass are identified. A complete high-temperature n-type 4H–SiC semiclassical conductivity model is subsequently produced.

# 3.2 Intrinsic Conduction Band Density of States

In a crystalline solid of finite size a limited number of discrete states are available within any given volume of k-space [37], where k denotes the electron wave vector whose magnitude is

inversely proportional to the electron wavelength,  $\lambda$ , according to

$$k = \frac{2\pi}{\lambda}.\tag{3.1}$$

While  $\mathbf{k}$ -space states are uniformly distributed, their associated energies,  $E(\mathbf{k})$ , are not. An analytical expression for N(E) first requires an analytic expression for these dispersions [35] which must be accurate for all energies up to those where the applicable electron occupancy probability, f(E), becomes negligible [37]. Cyclotron resonance provide an accurate and direct means of experimentally determining the curvature about the lowest band minimum [21] while band theory calculations can be used to provide information about the higher energy variation [30, 40].

With the reference energy set to the respective conduction band minimum,  $E_c$ ; the k-space axes centred at an M-point in the Brillouin zone; and  $k_x$ ,  $k_y$  and  $k_z$  directed along the M- $\Gamma$ , M-K and M-L directions, respectively, an appropriate expression for the band dispersion in one of the  $M_c$  equivalent bands suitable for all energies of interest for either of the two lowest conduction bands in 4H-SiC is given by

$$E(\mathbf{k}) = \frac{\hbar^2}{2} \left[ \frac{k_x^2}{m_{xx}^*} + \frac{k_y^2}{m_{yy}^*} + \frac{k_z^2}{m_{zz}^* (1 + AE)} \right],$$
(3.2)

where  $m_{xx}^*$ ,  $m_{yy}^*$  and  $m_{zz}^*$  are the principle axis components of the effective mass<sup>\*</sup> tensor and A is a first order dispersion parameter derived from  $\mathbf{k} \cdot \mathbf{p}$  theory [30]. Constant energy surfaces in  $\mathbf{k}$ -space are therefore ellipsoids that become progressively prolate along the direction of  $k_z$  as E increases above  $E_c$ .

The change of variables

$$\kappa_x = k_x \left(\frac{m^*}{m^*_{xx}}\right)^{1/2},\tag{3.3a}$$

$$\kappa_y = k_y \left(\frac{m^*}{m^*_{yy}}\right)^{1/2} \tag{3.3b}$$

and

$$\kappa_z = k_z \left[ \frac{m^*}{m_{zz}^* (1 + AE)} \right]^{1/2} \tag{3.3c}$$

defines a related  $\kappa$ -space, wherein the dispersion,

$$E(\boldsymbol{\kappa}) = \frac{(\hbar\kappa)^2}{2m^*},\tag{3.4}$$

<sup>\*</sup>The effect of the periodic potential in the Schrödinger equation on carrier motion is encapsulated in an effective mass [35].

is conveniently both parabolic and isotropic. The relationship between the incremental  $\mathbf{k}$ -space and  $\boldsymbol{\kappa}$ -space volumes,  $d\mathbf{k} = dk_x dk_y dk_z$  and  $d\boldsymbol{\kappa} = d\kappa_x d\kappa_y d\kappa_z$ , respectively, is

$$d\mathbf{k} = (m^*)^{-3/2} \left( m^*_{xx} m^*_{yy} m^*_{zz} \right)^{1/2} (1 + AE)^{1/2} d\mathbf{\kappa}.$$
 (3.5)

The Brillouin zone contains the same number of k-space states as the crystal contains unit cells; the large number present in a macroscopic crystal allows a sum over k-space to be replaced by an integral without perceptible error. The transformation is given by [29]

$$\sum_{\boldsymbol{k}} \equiv \frac{\Omega}{(2\pi)^3} \int_{\boldsymbol{k}} \mathrm{d}\boldsymbol{k},\tag{3.6}$$

where  $\Omega/(2\pi)^3$  is the unit **k**-space volume wherein  $\Omega$  is the direct-space volume.

In accordance with the Pauli exclusion principle each k-space state can simultaneously accept two electrons with opposite spin directions<sup>\*</sup>, meaning the density of electron states is twice as large as the density of k-space states [29,37]. The number of electron states per unit volume of direct-space within a differential energy range dE is therefore given by

$$N(E)\mathrm{d}E = \frac{1}{4\pi^3} \int_{\boldsymbol{k}} \mathrm{d}\boldsymbol{k}$$
(3.7)

where the volume integral is taken over the region of k-space bounded by energy contours E and E + dE [97]. Substituting Equation 3.5 into Equation 3.7, recognising from spherical symmetry that

$$\int_{\boldsymbol{\kappa}} \mathrm{d}\boldsymbol{\kappa} = 4\pi\kappa^2 \mathrm{d}\kappa \tag{3.8}$$

and accounting for the  $M_{\rm c}$  equivalent conduction band minima gives

$$N(E)dE = M_{\rm c} \frac{\kappa^2}{\pi^2} (m^*)^{-3/2} \left( m^*_{xx} m^*_{yy} m^*_{zz} \right)^{1/2} (1 + AE)^{1/2} d\kappa.$$
(3.9)

After rearranging a substituting for Equation 3.4 and its derivative,

$$\mathrm{d}\kappa = \left(\frac{m^*}{2\hbar^2 E}\right)^{1/2} \mathrm{d}E,\tag{3.10}$$

into Equation 3.9 provides a corresponding energy-space definition

$$N(E)dE = M_{c} \frac{8\sqrt{2}\pi}{h^{3}} \left(m_{xx}^{*}m_{yy}^{*}m_{zz}^{*}\right)^{1/2} \left(E + AE^{2}\right)^{1/2} dE.$$
(3.11)

The form of Equation 3.11 differs from that for a band with parabolic dispersion due to the inclusion of a  $(1 + AE)^{1/2}$  term. This improved model appropriately predicts progressively higher N(E) with increasing E. This will influence dopant ionisation and carrier transport properties, particularly at high temperatures which are of interest for this work.

<sup>\*</sup>In units of  $\hbar$ , the spin angular momentum for an electron can be plus or minus one half [18].

Alternatively, each conduction band can be treated as having a DOS effective mass

$$m_{\rm e}^{\rm d}(E) = M_{\rm c}^{2/3} \left( m_{xx}^* m_{yy}^* m_{zz}^* \right)^{1/3} (1 + AE)^{1/3}$$
(3.12a)

$$= m_{\rm e}^{\rm d}(0) \, (1 + AE)^{1/3} \,, \tag{3.12b}$$

where

$$m_{\rm e}^{\rm d}(0) = M_{\rm c}^{2/3} \left( m_{xx}^* m_{yy}^* m_{zz}^* \right)^{1/3} \tag{3.12c}$$

denotes the DOS effective mass at the bottom of the conduction band.

High frequency cyclotron resonance measurements provide principle axis tensor components for each equivalent minimum of the first conduction band of  $m_{xx}^* = 0.58(1) m_{\rm e}$ ,  $m_{yy}^* = 0.31(1) m_{\rm e}$  and  $m_{zz}^* = 0.33(1) m_{\rm e}$ , where  $m_{\rm e}$  is the free electron rest mass. [21]. Intrinsic band structure calculations provide values for the first and second conduction band dispersion parameters of  $A_1 = 0.77 \,\mathrm{eV}^{-1}$  and  $A_2 = 0.83 \,\mathrm{eV}^{-1}$ , respectively, and principle axis effective mass tensor components for each of the three equivalent minima of the second conduction band of  $m_{xx}^* = 0.74 m_{\rm e}$ ,  $m_{yy}^* = 0.17 m_{\rm e}$  and  $m_{zz}^* = 0.80 m_{\rm e}$  [30]; the strong agreement with experimentally determined values in the first conduction band provides strong support for those in the higher energy band.

# **3.3** Electron Concentration

The arrangement of electrons in phase–space<sup>\*</sup> can be described by the distribution function  $f(\mathbf{r}, \mathbf{k}, t)$ , where  $\mathbf{r}$  is the direct–space vector and t the time. The total conduction electron concentration is determined from the sum of electrons over all conduction band states in the first Brillouin zone [35]

$$n(\boldsymbol{r},t) = \frac{1}{\Omega} \sum_{\boldsymbol{k}} f(\boldsymbol{r},\boldsymbol{k},t)$$
(3.13a)

$$=\frac{1}{4\pi^3}\int_{\boldsymbol{k}}f(\boldsymbol{r},\boldsymbol{k},t)\mathrm{d}\boldsymbol{k}$$
(3.13b)

$$= \int_{E_{\rm c}}^{\infty} N(E) f(\boldsymbol{r}, E, t) \mathrm{d}E.$$
 (3.13c)

The distribution function can be approximately determined from solutions to the semiclassical Boltzmann equation, although in the specific case of a homogeneous semiconductor in thermodynamic equilibrium this reduces to the the Fermi-Dirac distribution [97],

$$f_0(E) = \frac{1}{1 + e^{(E - E_F)/(k_B T)}},$$
(3.14)

where  $E_{\rm F}$  is the Fermi level,  $k_{\rm B}$  the Boltzmann constant and T the absolute thermodynamic temperature.

<sup>\*</sup>Six-dimensional position-momentum-space.

A high concentration of majority carriers will modify the lattice periodic potential and alter the DOS as determined for an intrinsic semiconductor [9]. Band theory calculations however suggest the influence to be small for the doping concentrations of interest [39].

Random spatial variation of the electrostatic potential energy,  $V(\mathbf{r})$ , realistically occurs in bulk semiconductors due to charge inhomogeneity. The macroscopic statistical average effect of the locally varying DOS can be pragmatically accounted for by averaging over all values of V [98, 99]. The thermodynamic equilibrium electron concentration in an n-type semiconductor can subsequently be expressed as [100]

$$n_0 = \int_{-\infty}^{\infty} \int_{-\infty}^{E-E_c} N(E-V) F(V) f_0(E) dV dE$$
 (3.15a)

where

$$F(V) = (\sqrt{\pi}G)^{-1} e^{-\frac{V^2}{G^2}}$$
(3.15b)

is an appropriate Gaussian weighting function, with normalised standard deviation,

$$G = \left(\frac{N_{\rm d}^{+} + N_{\rm a}^{-}}{4\pi^{2}\varepsilon_{\rm s}^{2}}e^{4}\lambda\right)^{1/2},$$
(3.15c)

wherein  $N_{\rm d}^+$  and  $N_{\rm a}^-$  are ionised donor and acceptor concentrations, respectively, and  $\lambda$  is an appropriate screening length. The Coulomb potential of a donor impurity will be modified by the presence of nearby free electrons and ionised impurities and the total screening length [100]

$$\lambda = \left(\lambda_{\rm e}^{-2} + \lambda_i^{-2}\right)^{-1/2},\tag{3.15d}$$

is comprised of an electron screening length, which for a non-degenerate semiconductor may be expressed as [100]

$$\lambda_{\rm e} = \left(\frac{\varepsilon_{\rm s} k_{\rm B} T}{e^2 n}\right)^{1/2},\tag{3.15e}$$

and an impurity screening length [100]

$$\lambda_{i} = \left[\frac{\varepsilon_{\rm s} k_{\rm B} T}{e^{2} N_{\rm d}^{+} \left(1 - N_{\rm d}^{+} / N_{\rm d}\right)}\right]^{1/2} + \Gamma\left(\frac{4}{3}\right) \left[\frac{4\pi \left(N_{\rm d} + N_{\rm a}\right)}{3}\right]^{-1/3},\tag{3.15f}$$

where  $\Gamma$  is the gamma function.

While the optical band gap energy will remain unchanged the covariant movement of  $E_{\rm c}$  and  $E_{\rm v}$  with respect to  $E_{\rm F}$  produces a tailing of both the conduction band and valence band DOS into the band gap, causing the experimental electrical band gap energy,  $E_{\rm g}$ , to be lowered [9]. The movement of states to lower energies will also influence the location of  $E_{\rm F}$ , and hence demand a self-consistent treatment.

To correctly account for the distribution of permissible states below  $E_{\rm c}$  Equation 3.15

should be expressed as

$$n_0 = \frac{8\sqrt{2\pi}}{h^3 G} \left(m_{\rm e}^{\rm d}\right)^{3/2} \int_{-\infty}^{\infty} \int_{-\infty}^{E-E_{\rm c}} \frac{\left[\left(E-E_{\rm c}-V\right)\left(1+A\left|E-E_{\rm c}-V\right|\right)\right]^{1/2}}{\left[1+{\rm e}^{(E-E_{\rm F})/k_{\rm B}T}\right] {\rm e}^{(V/G)^2}} {\rm d}V {\rm d}E.$$
(3.16)

The modulus of the energy term in the square-root function is required to remove the symmetry in the resulting DOS expression.

The double integral in Equation 3.16 needs to be solved numerically and therefore must be transformed into a tractable form. Making the substitutions  $E = E_c + k_B T \epsilon$  and  $V = G \nu$ the double integral can be written as

$$\int_{-\infty}^{\infty} \int_{-\infty}^{k_{\rm B}T\epsilon/G} \frac{\left[ \left( k_{\rm B}T\epsilon - G\nu \right) \left( 1 + A \left| k_{\rm B}T\epsilon - G\nu \right| \right) \right]^{1/2}}{\left[ 1 + \mathrm{e}^{\epsilon - (E_{\rm F} - E_c)/k_{\rm B}T} \right] \mathrm{e}^{\nu^2}} \left| \frac{\partial \left( V, E \right)}{\partial \left( \nu, \epsilon \right)} \right| \mathrm{d}\nu \mathrm{d}\epsilon.$$
(3.17)

Substituting for the value of the Jacobian determinant

$$\left|\frac{\partial\left(V,E\right)}{\partial\left(\nu,\epsilon\right)}\right| = \begin{vmatrix}\frac{\partial V}{\partial\nu} & \frac{\partial V}{\partial\epsilon}\\\\\frac{\partial E}{\partial\nu} & \frac{\partial E}{\partial\epsilon}\end{vmatrix} = \begin{vmatrix}G & 0\\0 & k_{\rm B}T\end{vmatrix} = Gk_{\rm B}T,\tag{3.18}$$

and applying the additional parameter normalising substitutions,  $E_{\rm F} = k_{\rm B} T \epsilon_{\rm F}$ ,  $E_{\rm c} = k_{\rm B} T \epsilon_{\rm c}$ ,  $A = (k_{\rm B} T)^{-1} \alpha$  and  $G = k_{\rm B} T \gamma$ , produces

$$n_0 = N_c \frac{2}{\pi} \int_{-\infty}^{\infty} \int_{-\infty}^{\epsilon/\gamma} \frac{\left[(\epsilon - \gamma\nu)\left(1 + \alpha \left|\epsilon - \gamma\nu\right|\right)\right]^{1/2}}{\left(1 + e^{\epsilon - \epsilon_F + \epsilon_c}\right)e^{\nu^2}} d\nu d\epsilon, \qquad (3.19a)$$

where

$$N_{\rm c} = 2 \left(\frac{2\pi m_{\rm e}^{\rm d} k_{\rm B} T}{h^2}\right)^{3/2} \tag{3.19b}$$

is the conduction band effective density of states and  $m_{\rm e}^{\rm d}$  the DOS effective mass at  $E_{\rm c}$ .

While Equation 3.19 predicts an exponentially decreasing DOS into the band gap an Anderson transition will eventually occur [100]. The energy at which the DOS switches from a state of non-localisation to a state of localisation depends on the nature of wave functions involved, but can be taken to be approximately  $E_{\rm c} - 2G$  [100].

The expression for the extrinsic DOS,

$$N'(\epsilon) = N_c \frac{2}{\pi} \int_{-\infty}^{\epsilon/\gamma} \left[ (\epsilon - \gamma \nu) \left( 1 + \alpha \left| \epsilon - \gamma \nu \right| \right) \right]^{1/2} e^{-\nu^2} d\nu$$
(3.20)

cannot be represented in terms of existing functions and so must be solved using generalised numerical techniques. The long computation times associated with the resulting double integral in Equation 3.19a can be avoided by observing that  $\gamma$  is independent of  $\epsilon$ . Equation 3.20 therefore need only be calculated once for each T, after which the tabulated values may be used by the outer integral with intermediate values of  $\epsilon$  determined through interpolation.

For low to moderate doping concentrations or at low temperatures  $\gamma$  will be small and Equation 3.19a can be appropriately approximated by

$$n_0 \approx N_{\rm c} \frac{2}{\sqrt{\pi}} \int_0^\infty \frac{\left(\epsilon + \alpha \epsilon^2\right)^{1/2}}{1 + {\rm e}^{\epsilon - \epsilon_{\rm F} + \epsilon_{\rm c}}} {\rm d}\epsilon.$$
(3.21)

Typical junction field effect transistor (JFET) channel doping concentrations will satisfy this requirement, although the implanted drain and source contact regions will not. The integral in Equation 3.21 is similar in form to the Fermi transform,  $F_{1/2}(\epsilon_{\rm F} - \epsilon_{\rm c})$ , but includes an additional  $(1 + \alpha \epsilon)^{1/2}$  term in the numerator. This integral will hereafter be referred to as the modified Fermi transform of order one-half.

In 4H–SiC appreciable occupation of the second conduction band occurs at relatively modest temperatures. For a given  $f_0$  the total  $n_0$  is subsequently determined from the arithmetic sum of the concentrations in both bands [17,35]

$$n_0 = \sum_{x=1}^2 n_{0,x} = n_{0,1} + n_{0,2}.$$
(3.22)

In carrier transport calculations it is however required that each band be treated separately, albeit with the possibility of scattering taking between them. This is due to the fact that the kinetic energy,  $E - E_c$ , and transport properties for an electron in the second conduction band will be different than in the first for a given E.

# 3.4 Hole Concentration

An expression for the equilibrium free hole concentration in each valence band, justifiably approximated as being parabolic, may be equivocally determined, *mutatis mutandis*, to be

$$p_0 = N_{\rm v} \frac{2}{\pi} \int_{-\infty}^{\infty} \int_{-\infty}^{\epsilon/\gamma} \frac{(\epsilon - \gamma\nu)^{1/2}}{(1 + e^{\epsilon + \epsilon_{\rm F} - \epsilon_{\rm v}})e^{\nu^2}} d\nu d\epsilon$$
(3.23a)

where  $\epsilon_{\rm v} = E_{\rm v}/k_{\rm B}T$  denoted the normalised valence band maximum and

$$N_{\rm v} = 2 \left(\frac{2\pi m_{\rm h}^{\rm d} k_{\rm B} T}{h^2}\right)^{3/2} \tag{3.23b}$$

is the effective DOS for the valence band, wherein  $m_{\rm h}^{\rm d}$  is the appropriate scalar DOS effective mass. Equation 3.23a can be satisfactorily simplified at low temperature or for moderately doped samples to

$$p_0 = N_{\rm v} \frac{2}{\sqrt{\pi}} \int_0^\infty \frac{\epsilon^{1/2}}{1 + \mathrm{e}^{\epsilon + \epsilon_{\rm F} - \epsilon_{\rm v}}} \mathrm{d}\epsilon.$$
(3.23c)

For Equation 3.23a the total screening length used in Equation 3.15c becomes

$$\lambda = \left(\lambda_{\rm h}^{-2} + \lambda_i^{-2}\right)^{-1/2},\tag{3.24a}$$

where

$$\lambda_{\rm h} = \left(\frac{\varepsilon_{\rm s} k_{\rm B} T}{e^2 p}\right)^{1/2},\tag{3.24b}$$

is the hole screening length and the impurity screening length becomes

$$\lambda_{i} = \left[\frac{\varepsilon_{\rm s} k_{\rm B} T}{e^{2} N_{\rm a}^{-} \left(1 - N_{\rm a}^{-} / N_{\rm a}\right)}\right]^{1/2} + \Gamma\left(\frac{4}{3}\right) \left[\frac{4\pi \left(N_{\rm d} + N_{\rm a}\right)}{3}\right]^{-1/3}.$$
 (3.24c)

# 3.5 Donor Ionisation

Imperfections in the crystal structure have a strong impact on the conductivity of a semiconductor. The ground-state of the non-bonding electron of an isolated monovalent substitutional donor impurity will take the place of an otherwise intrinsic conduction band state, but will have a localised wave function at an energy,  $E_{\rm d} < E_{\rm c,1}$  [45]. As the separation is typically much smaller than the band gap, doping is used ubiquitously to predictably control the conductivity in different regions of semiconductor devices.

N acts as a relatively shallow monovalent donor in 4H–SiC; unfortunately, under normal conditions the separation of  $E_{\rm d}$  from from  $E_{\rm c}$  is large enough to cause an appreciable portion of the donors to remain unionised at room temperature. This in turn influences the temperature dependence of the conductivity in the active channel region of the JFETs and in other related structures studied in this work.

As the wave functions of intrinsic band states extend throughout a crystal two electrons of opposite spin can be associated with the same value of k without appreciable electrostatic interaction between them. Conversely, the resulting charge density of a single electron occupying a localised defect state significantly raises the energy of the remaining degenerate states preventing further occupation [29,37]. The modified Fermi-Dirac distribution

$$f_i(E) = \frac{1}{1 + \beta e^{(E - E_F)/k_B T}}$$
(3.25)

describes the most probable arrangement of electrons subject to this restriction. While there are  $\beta^{-1}$  similar wave functions to describe a possible ground state of an set of isolated donor levels, only one can be occupied at any one time [37].

The 1s type wave function of a monovalent donor in 4H–SiC is a combination of the wave functions of six electron states, comprised of three states each with two fold spin degeneracy. Four of these states are not individually symmetric due to the influence of the crystal field and consequently have higher ground state energies than the remaining two symmetric states [37]. The effective degeneracy factor can be conveniently expressed as

$$\beta_1^{-1} = \beta_{A_1}^{-1} + \beta_E^{-1} e^{-\frac{E_{\text{vo}}}{k_{\text{B}}T}}, \qquad (3.26)$$

where  $\beta_{A_1}^{-1}$  and  $\beta_E^{-1}$  are 2 and 4, respectively [27]. Experimentally determined values of  $E_{\rm vo}$  for N donors occupying hexagonal and cubic sites are 7.6 meV and 11 meV, respectively [26].

It is also true that an electron can be trapped in one of its many excited states [27, 101]; however, these states all lie very close to the conduction band edge and are readily merged with it for the moderate doping concentrations and temperatures of interest and may thus be omitted from the discussion and analysis [37].

At low doping concentrations,  $N_{\rm d}$ , the impurities are far enough apart in direct–space such that their interaction is negligible and their wave functions remain highly localised on the atomic scale. Under such conditions it is appropriate to approximate  $N_{\rm d}(E)$  as  $N_{\rm d}$ degenerate levels located at  $E_{\rm d}$ . Given that the probability of hole occupation at  $E_{\rm d}$  is  $1 - f_i(E_{\rm d})$  the concentration of ionised donors,  $N_{\rm d}^+$ , can be written as

$$N_{\rm d}^+ = N_{\rm d} \left[ 1 - f_i(E_{\rm d}) \right] \tag{3.27a}$$

$$=\frac{N_{\rm d}}{1+\beta^{-1}{\rm e}^{(E_{\rm F}-E_{\rm d})/k_{\rm B}T}}.$$
(3.27b)

Impurities may be treated as non-interacting only under low concentrations. At higher concentrations the wave functions interact and form a band of levels. The tight binding approximation offers an appropriate model for such systems as the spacing between donor atoms is large enough for the overlap of their electron wave functions to remain sufficiently small [46]. Monovalent donors and acceptors can be treated as having hydrogenic ground state orbitals, therefore forming a 1s type band of levels. The solution to the appropriate energy transfer integral for a collection of hydrogenic impurities separated by a distance, R, is given by [46]

$$E(R) = \frac{e^2 \xi}{4\pi\varepsilon_s} (1 + \xi R) e^{-\xi R}, \qquad (3.28a)$$

where,

$$\xi = \hbar^{-1} \left[ 2m_{\rm e}^{\rm c} \left( E_{\rm c} - E_{\rm d} \right) \right]^{1/2}, \qquad (3.28b)$$

wherein  $m_{\rm e}^{\rm c}$  is an appropriate conductivity effect mass. Notably, Equation 3.28a shows an exponential dependence on the separation distance between donors.

A random distribution of impurities suggests R should realistically follow a Poisson distribution. The average value of the transfer integral should therefore be approximately [46]

$$\langle E(R) \rangle = \int_0^\infty E(R) 4\pi N_{\rm d} R^2 \,{\rm e}^{-\frac{4}{3}\pi N_{\rm d} R^3} \,{\rm d}R.$$
 (3.29)

Using the substitutions

$$R = \rho \, \xi^{-1} \tag{3.30a}$$

and

$$\zeta = -\frac{4}{3}\pi N_{\rm d}\xi^{-3} \tag{3.30b}$$

provides the computationally tractable result

$$\langle E(R) \rangle = \frac{e^2 N_{\rm d}}{\varepsilon_{\rm s} \xi^2} \int_0^\infty \left(1 + \rho\right) \rho^2 \mathrm{e}^{\zeta \rho^2} \,\mathrm{d}\rho \tag{3.30c}$$

The total bandwidth is subsequently given by [46]

$$E_{\rm b} = 2 \left| \langle E(R) \rangle \right|. \tag{3.31}$$

Solutions to Equation 3.31 are presented Figure 3.1 for typical values for N and Al. The results suggest that for  $N_{\rm d} \leq 10^{17} \,{\rm cm}^{-3}$  or  $N_{\rm a} \leq 10^{18} \,{\rm cm}^{-3}$  the band of levels is small enough to be adequately represented as occupying an  $N_{\rm d}$  degenerate level at  $E_{\rm d}$ ; however, due to the exponential dependance of the bandwidth, higher concentrations require a energy dependent DOS to be used.

While the overlap of wave functions gives rise to a band of levels, for the doping concentrations of interest, the states will remain sufficiently localised. Metallic behaviour will not take place unless the average interatomic spacing is of the order of a few effective Bohr radii. If such states were to become delocalised then electrons would move to unpaired states at lower energy causing some atoms to have two non-bonding electrons while others to have none. A simple argument why this does not happen is that an ionised electron can only move to another ionised donor if the distance between the two impurities is small enough such that the other conduction electrons do not sufficiently screen the charge of the destination ion to the point at which the electron cannot be bound [29]. Observations of low temperature hopping conduction indicate the remaining presence of localised donor bands, with the activation energy of 3 to 5 meV relating to a slightly more delocalised region at the band centre [102, 103]. The localisation for the concentrations of interest are also confirmed by the experimental temperature dependence of bulk resistivity in N and Al doped



#### Figure 3.1

Theoretical monovalent ground-state impurity bandwidths calculated in framework of the tight binding approximation using approximate values applicable for N donors (purple) and Al acceptors (green) in 4H–SiC [46].

samples [48, 104-106].

While the exact distribution will be quite complicated one can approximate it as a uniform distribution such that [100]

$$N_{\rm d}(E) = \begin{cases} N_{\rm d}/E_{\rm b} & E_{\rm d} - \frac{1}{2}E_{\rm b} \le E \le E_{\rm d} + \frac{1}{2}E_{\rm b} \\ 0 & \text{otherwise} \end{cases}$$
(3.32a)

$$= N_{\rm d} \,\delta(E - E_{\rm d} + \frac{1}{2}E_{\rm b}, E_{\rm b}), \qquad (3.32b)$$

with the modified Dirac delta function defined as,

$$\delta(a,b) = \begin{cases} b^{-1} & 0 \le a \le b\\ 0 & \text{otherwise} \end{cases}.$$
(3.33)

For a band of closely spaced levels a summation can again be expediently replaced by an integral and  $N_d^+$  can thus be determined using

$$N_{\rm d}^{+} = \int_{-\infty}^{\infty} \frac{N_{\rm d}(E)}{1 + \beta^{-1} {\rm e}^{(E_{\rm F} - E)/k_{\rm B}T}} {\rm d}E$$
(3.34a)

$$= \frac{N_{\rm d}}{E_{\rm b}} \int_{E_{\rm d} - \frac{1}{2}E_{\rm b}}^{E_{\rm d} + \frac{1}{2}E_{\rm b}} \frac{{\rm d}E}{1 + \beta^{-1}{\rm e}^{(E_{\rm F} - E)/k_{\rm B}T}},$$
(3.34b)

which on making the substitutions  $E = E_{\rm d} - \frac{1}{2}E_{\rm b} + k_{\rm B}T\epsilon$ ,  $E_{\rm d} = k_{\rm B}T\epsilon_{\rm d}$  and  $E_{\rm b} = k_{\rm B}T\epsilon_{\rm b}$ may be written in terms of normalised quantities as

$$= \frac{N_{\rm d}}{\epsilon_{\rm b}} \int_0^{\epsilon_{\rm b}} \frac{{\rm d}\epsilon}{1+\beta^{-1}{\rm e}^{\epsilon_{\rm F}-\epsilon_{\rm d}+\frac{1}{2}\epsilon_{\rm b}-\epsilon}}.$$
(3.34c)

If  $\epsilon > \epsilon_{\rm c} - \epsilon_{\rm d} + \epsilon_{\rm b}/2$  there is an overlap of the impurity band with the conduction band. In this situation the donors with  $E_{\rm d} \ge E_{\rm c}$  cease to be localised and are able to readily donate an electron to the conduction band [9]; this is accounted for by an increase in the Fermi level.

Additionally, the donor ground state will follow the potential fluctuations due to the aforementioned charge inhomogeneity, causing a further spread of energy. Equation 3.15b can be used to modify Equation 3.34a to include the influence of the random variation, providing

$$N_{\rm d}^{+} = \int_{-\infty}^{\infty} \int_{-\infty}^{\infty} \frac{N_{\rm d}(E-V)F(V)}{1 + \beta^{-1} {\rm e}^{(E_{\rm F}-E)/k_{\rm B}T}} {\rm d}V {\rm d}E$$
(3.35a)

$$= \frac{N_{\rm d}}{\sqrt{\pi}G} \int_{-\infty}^{\infty} \int_{-\infty}^{\infty} \frac{\delta\left(E - E_{\rm d} + \frac{1}{2}E_{\rm b} - V, E_{\rm b}\right)}{[1 + \beta^{-1}{\rm e}^{(E_{\rm F} - E)/k_{\rm B}T}]{\rm e}^{(V/G)^2}} {\rm d}V {\rm d}E.$$
(3.35b)

Applying a change of variables and using the Jacobian determinant

$$\left|\frac{\partial\left(V,E\right)}{\partial\left(\nu,\epsilon\right)}\right| = Gk_{\rm B}T,\tag{3.36}$$

provides

$$N_{\rm d}^{+} = \frac{N_{\rm d}}{\sqrt{\pi}} \int_{-\infty}^{\infty} \int_{-\infty}^{\infty} \frac{\delta(\epsilon - \gamma\nu, \epsilon_{\rm b}) \mathrm{e}^{-\nu^{2}}}{1 + \beta^{-1} \mathrm{e}^{\epsilon_{\rm F} - \epsilon_{\rm d} + \frac{1}{2}\epsilon_{\rm b} - \epsilon}} \mathrm{d}\nu \mathrm{d}\epsilon$$
(3.37a)

$$= \frac{N_{\rm d}}{2\epsilon_{\rm b}} \int_{-\infty}^{\infty} \frac{\operatorname{erf}\left(\epsilon/\gamma\right) - \operatorname{erf}\left[\left(\epsilon - \epsilon_{\rm b}\right)/\gamma\right]}{1 + \beta^{-1} \mathrm{e}^{\epsilon_{\rm F} - \epsilon_{\rm d} + \frac{1}{2}\epsilon_{\rm b} - \epsilon}} \mathrm{d}\epsilon.$$
(3.37b)

A number of additional extrinsic effects will also act to reduce the energy separation between individual donors levels and the conduction band. The interaction between a neutral donor ion and its bound electron, for example, will in part be screened by the presence of the conduction electrons. In the case of a non-degenerate n-type semiconductor an estimate of this effect can be attained from [100]

$$\Delta E_{\rm d} = \frac{q^2}{4\pi\varepsilon_{\rm s}a_0'} \left\{ \frac{3}{8} - \frac{2\lambda_{\rm e}}{a_0'} \sin\left[\frac{a_0'}{2\lambda_{\rm e}} + 2\tan^{-1}\left(\frac{a_0'}{8\lambda_{\rm e}}\right)\right] \left(4 + \frac{a_0'^2}{16\lambda_{\rm e}^2}\right)^{-1} \right\}$$
(3.38a)

where

$$a_0' = \frac{4\pi\varepsilon_{\rm s}\hbar^2}{m_{\rm e}^2 e^2} \tag{3.38b}$$

is the effective Bohr radius of the hydrogenic donor impurity. A plot of Equation 3.38 at 25 °C and 400 °C are given in Figure 3.2. In light of the anisotropic nature of 4H–SiC the geometric mean of the conductivity effective mass principle components and dielectric constant were used in place of isotropic values. The results suggest that unless very high



# Figure 3.2

Theoretical shift of donor ground-state energy,  $E_{\rm d}$ , due to screening by conduction electron, n, calculated under the assumption of non-degeneracy, calculated at 25 °C and 400 °C.

doping and temperature are considered their influence will be negligible, more so at elevated temperatures. A consequence of this effect is, however, that the greater the number of free electrons the greater the influence of electron-electron interactions and subsequently the easier it it for remaining electrons to be ionised [29]; such an effect thereby must be treated self-consistently.

For an anisotropic semiconductor such as 4H–SiC, it should also arise that  $E_d$  will vary somewhat with temperature due to inequivalent lattice expansion in different directions, causing the impurity state wave function to be modified [37]. Fundamental studies are required to assess such subtleties but are expected to have little influence in comparison to those effects already mentioned.

The mutability of the intrinsic bands and donors levels subsequently allow for a donor or acceptor energy to reside in the conduction band and valence band, respectively, as indicated by Equation 2.12. In such cases the atoms are again permanently ionised with the liberated electrons becoming free to take part in conduction [97]. Experimental results for N doped 4H–SiC presented in Figure 2.11 [48] identified a critical concentration close to  $10^{19} \text{ cm}^{-3}$ .

# 3.6 Acceptor Ionisation

Similarly, the concentration of ionised acceptors can be determined from a set of analogous equations. At low doping concentrations the interaction between acceptors impurities is again sufficiently small that they may be treated as  $N_{\rm a}$  degenerate levels at energy  $E_{\rm a}$ ,

$$N_{\rm a}^{-} = \frac{N_{\rm a}}{1 + \beta {\rm e}^{(E_{\rm a} - E_{\rm F})/k_{\rm B}T}},\tag{3.39}$$

where  $\beta = 2$  for each non-degenerate valence band in 4H–SiC.

Approximating the acceptor DOS by a uniform distribution,

$$N_{\rm a}(E) = N_{\rm a}\,\delta(E - E_{\rm a} + \frac{1}{2}E_{\rm b}, E_{\rm b}),\tag{3.40}$$

the ionised acceptor concentration can be expressed as

$$N_{\rm a}^{-} = \int_{-\infty}^{\infty} \int_{-\infty}^{\infty} \frac{N_{\rm a}(E-V) F(V)}{1 + \beta \mathrm{e}^{(E-E_{\rm F})/k_{\rm B}T}} \mathrm{d}V \mathrm{d}E$$
(3.41)

$$= \frac{N_{\rm a}}{\sqrt{\pi}G} \int_{-\infty}^{\infty} \int_{-\infty}^{\infty} \frac{\delta \left(E - E_{\rm a} + \frac{1}{2}E_{\rm b} - V, E_{\rm b}\right)}{[1 + \beta e^{(E - E_{\rm F})/k_{\rm B}T}]e^{(V/G)^2}} \mathrm{d}V \mathrm{d}E$$
(3.42)

which on making the substitutions  $E = E_{\rm a} - \frac{1}{2}E_{\rm b} + k_{\rm B}T\epsilon$ ,  $E_{\rm a} = k_{\rm B}T\epsilon_{\rm a}$  and  $E_{\rm b} = k_{\rm B}T\epsilon_{\rm b}$  may be written in terms of normalised quantities as

$$= \frac{N_{\rm a}}{2\epsilon_{\rm b}} \int_{-\infty}^{\infty} \frac{\operatorname{erf}\left(\epsilon/\gamma\right) - \operatorname{erf}\left[\left(\epsilon - \epsilon_{\rm b}\right)/\gamma\right]}{1 + \beta \mathrm{e}^{\epsilon + \epsilon_{\rm a} - \frac{1}{2}\epsilon_{\rm b} - \epsilon_{\rm F}}} \mathrm{d}\epsilon.$$
(3.43)

In contrast with N doped 4H–SiC, the predicted metal-insulator transition for Al dopants is experimentally observed taking place between  $6.4 \text{ cm}^{-3}$  and  $8.7 \times 10^{20} \text{ cm}^{-3}$  [107–109].

Similar expressions to those derived in §3.5 can also be used for acceptors, and therefore for brevity are not repeated.

# 3.7 Charge Neutrality Equation

The equilibrium value of  $E_{\rm F}$  used in the preceding equations is required to satisfy the charge neutrality condition [29]

$$n - p = N_{\rm d}^+ - N_{\rm a}^-. \tag{3.44}$$

The problem requires a self-consistent numerical calculation which at high doping concentrations demands up to 10 iterations to achieve convergence of  $E_{\rm F}$  to 0.1% tolerance.

The calculated results for the normalised free carrier concentrations, reduced Fermi level and extrinsic band gap for relevant device doping concentrations with zero compensation are presented in Figure 3.3 wherein variation of  $E_c$  and  $E_v$  with  $N_d^+$  and  $N_a^-$  is performed using the parameterised models of Persson *et al.*<sup>\*</sup> [39], change in the intrinsic band gap is accounted for using the expression in [44] and screening of donors and acceptors by free carriers is included following the suggestions by Lee [100].

A visual illustration of the solution for 4H–SiC in thermal equilibrium is presented in Figure 3.4 for an intrinsic sample at 673 K, a moderately n-type sample at 300 K and a highly doped p-type sample at 300 K. A closer look at the total extrinsic conduction band DOS for moderate doping at high temperature is given in Figure 3.5 and is seen to differ greatly from that for a single parabolic band both at high and low energies. Presented alongside is the resulting distribution of electron energies which are also found differ greatly. As the transport properties vary between bands a two band model should strictly be used at high temperatures.

From the room temperature shift of the Raman longitudinal optical phonon plasmacoupled (LOPC) mode, Cuia *et al.* found that for a  $5 \times 10^{17} \text{ cm}^{-3}$  nitrogen doped 4H–SiC sample, as determined by secondary ion mass spectroscopy (SIMS), the free electron concentration was approximately  $2 \times 10^{17} \text{ cm}^{-3}$  ( $N_{\rm d}^+/N_{\rm d} \approx 40\%$ ), which is in close agreement with these calculations, assuming a realistic partial inactivation of donors [110].

Compensation will influence the determined values which can understood from Figure 3.6. The compensation ratio [111],

$$K = \begin{cases} N_{\rm a}/N_{\rm d} & \text{for } N_{\rm a} < N_{\rm d} \\ N_{\rm d}/N_{\rm a} & \text{for } N_{\rm d} < N_{\rm a} \end{cases},$$
(3.45)

should only be considered important for values above 5% [111]. The two common process induced intrinsic defects are the  $Z_{1/2}$  and  $EH_{6/7}$  centres, providing two acceptor levels and one donor level, respectively. Their concentrations are, however, much too small to influence the channel of gate epilayers, but could make a difference in lower doped buffer layers [112]. Interestingly, the electrons ionised from hexagonal donor sites due to compensation will act to screen the electrons on the k sites and facilitate their ionisation [48] which for low

<sup>\*</sup>The expressions for these models were given in Equation 2.12.



Calculated majority carrier concentrations, reduced Fermi level relative to the conduction band edge and fundamental band gap in nitrogen and aluminium doped 4H–SiC for relevant n-channel JFET doping concentrations assuming no compensation. Values are determined from numerical solutions to the charge neutrality equation. Solid lines represent full models while dashed lines assume single intrinsic bands with extrinsic effects omitted.



Illustrative density of states and carrier energy distributions in the conduction and valence bands of (a) intrinsic, (b) n-type and (c) p<sup>+</sup>-type 4H–SiC at various temperatures, *T*. The valence band minimum is selected as the reference energy. The Fermi level is indicated by blue dashed lines.



Equilibrium distribution of conduction band density of states and free electron concentrations determined for a singular intrinsic parabolic conduction and valence bands without impurity induced effects (dashed lines) and using the proposed model including non-parabolicity, multiple non-equivalent conduction and valence bands and impurity induced effects for a N donor concentration of  $1 \times 10^{18} \,\mathrm{cm}^{-3}$  with compensation concentration  $N_{\rm a} = 1 \times 10^{15} \,\mathrm{cm}^{-3}$  at  $T = 673 \,\mathrm{K}$ . The intrinsic first conduction band minimum is taken as the reference energy.

compensation can actually increase the degree of ionisation in the usable temperature range. Compensation will also increase disorder and the fluctuations of the impurity potential, but given the level of doping control and the moderate doping concentrations required for JFETs the effect will be negligible.



(a) n-type: compensating acceptors

#### (b) p-type: compensating donors

# Figure 3.6

Illustration of the effect of compensation in doped semiconductors. Electrons and holes are represented by filled and empty circles, respectively. Dashed arrows indicated a previous lowering in energy of a majority carrier to fill a compensating state. Solid lines represent subsequent possible majority carrier transitions into the conduction or valence band for n-type and p-type semiconductors, respectively.



Percentage error introduced through use of the Boltzmann approximation to the Fermi integral of order one-half.

Given the values for the reduced Fermi level in Figure 3.3a and the relative plot for the Fermi integral in Figure 3.7<sup>\*</sup> the worst case error introduced through use of the Boltzmann approximation for a typical n-type JFET channel and gate epilayer are approximately 0.1% and 2%, respectively.

# 3.8 SPICE Models

The degree of ionisation and the position of the Fermi level are extremely useful parameters for use in compact models. While feasible to incorporate, the iterative methods through which Simulation Program with Integrated Circuit Emphasis (SPICE) operates would become burdened by the models presented in the preceding sections. Using their results for guidance and validation, the proceeding section presents a set of efficient approximations for modelling the carrier concentrations in non-parabolic and highly doped bands. An appropriate procedure for using the highly efficient Newton-Raphson (NR) root finding algorithm to find  $E_{\rm F}$  for both n- and p-type samples is also given.

# 3.8.1 Free Carrier Concentration

At high temperatures or doping concentrations the use of the parabolic single band approximation and Maxwell-Boltzmann statistics can become untenable. It has already been demonstrated how analytic approximations for the free carrier concentrations may be achieved where the DOS has been derived from  $\mathbf{k} \cdot \mathbf{p}$  perturbation theory [113]. To calculate the electron concentration in each conduction band the modified Fermi transform of order one-half

$$F_{1/2}(\eta, \alpha) = \int_0^\infty \frac{\epsilon^{1/2} (1 + \alpha \epsilon)^{1/2}}{1 + e^{\epsilon - \eta}} d\epsilon$$
(3.46a)

<sup>\*</sup>The Fermi integral pertains to parabolic bands.

must be solved. A typical n-channel JFET has a doping concentration of approximately  $10^{17} \text{ cm}^{-3}$ . Figure 3.3a suggests that for a N doping concentration of  $10^{17} \text{ cm}^{-3} \eta < -5$  at all temperatures, allowing the Fermi transform to be appropriately approximated by

$$\approx \mathscr{L}\left\{\epsilon^{1/2}(1+\alpha\epsilon)^{1/2}\right\}(1)\mathrm{e}^{\eta},\tag{3.46b}$$

where

$$\mathscr{L}{f(\epsilon)}(s) = \int_0^\infty e^{-s\epsilon} f(\epsilon) \,\mathrm{d}\epsilon \tag{3.46c}$$

is the Laplace transform of  $f(\epsilon)$  at s. The integral can be solved piecemeal after expanding the term  $(1 + \alpha \epsilon)^{1/2}$  in a Binomial series, to give

$$F_{1/2} = \sum_{x=0}^{\infty} {\binom{1/2}{x}} \mathscr{L}\left\{\epsilon^{1/2+x}\right\}(1) \,\alpha^x \mathrm{e}^\eta \tag{3.46d}$$

$$=g_1 \mathrm{e}^{\eta},\tag{3.46e}$$

where

$$\binom{n}{k} = \frac{n!}{k! (n-k)!} \tag{3.46f}$$

is the binomial coefficient. As the relationship between the Fermi integral and transform of order one-half is

$$\mathscr{F}_{1/2} = 2\pi^{-1/2} F_{1/2} \tag{3.47}$$

it is convenient to define

$$\mathscr{G}_1 = 2\pi^{-1/2}g_1 \tag{3.48}$$

whose value can be approximated by the truncated series

$$\mathcal{G}_{1}(\alpha) \approx \mathcal{G}_{1,0} + \mathcal{G}_{1,1}\alpha + \mathcal{G}_{1,2}\alpha^{2} + \mathcal{G}_{1,3}\alpha^{3} + \mathcal{G}_{1,4}\alpha^{4}.$$
 (3.49)

whose scalar coefficients can be numerically calculated as  $1.00^*$ , 0.750, -0.469, 0.820 and -2.31, to 3 significant figures.

The DOS of overlapping bands should be summed together [97], as illustrated in Figures 2.6b and 3.5. Using the variables and syntax derived in §3.3, the total electron concentration in the two lowest conduction bands is given as

$$n_0 = N_{c,1} \mathscr{F}_{1/2}(\epsilon_F - \epsilon_{c,1}, \alpha_1) + N_{c,2} \mathscr{F}_{1/2}(\epsilon_F - \epsilon_{c,2}, \alpha_2)$$
(3.50a)

$$\approx N_{\rm c,1} \mathscr{G}_1(\alpha_1) \mathrm{e}^{\epsilon_{\rm F} - \epsilon_{\rm c,1}} + N_{\rm c,2} \mathscr{G}_1(\alpha_2) \mathrm{e}^{\epsilon_{\rm F} - \epsilon_{\rm c,2}}$$
(3.50b)

<sup>\*</sup>This value is exact, and equates to the Boltzmann approximation for a parabolic band.



Figure 3.8

Calculated thermal conduction band density of states effective mass,  $m_{\rm e}^{\rm d}$ , including all six bands of interest, as a function of absolute thermodynamic temperature, T, as determined by Equation 3.51 using first-order  $\mathbf{k} \cdot \mathbf{p}$  dispersion parameters  $0.77 \,\mathrm{eV}^{-1}$  and  $0.83 \,\mathrm{eV}^{-1}$  for the first and second conduction bands, respectively.

$$= \left[ N_{\mathrm{c},1} \mathcal{G}_1(\alpha_1) + N_{\mathrm{c},2} \mathcal{G}_1(\alpha_2) \mathrm{e}^{\epsilon_{\mathrm{c},1} - \epsilon_{\mathrm{c},2}} \right] \mathrm{e}^{\epsilon_{\mathrm{F}} - \epsilon_{\mathrm{c},1}} \tag{3.50c}$$

$$= N_{\rm c} \mathrm{e}^{\epsilon_{\rm F} - \epsilon_{\rm c,1}},\tag{3.50d}$$

where secondary subscript numbers 1 and 2 refer to the first and second conduction band, respectively. The latter form given by Equation 3.50d demonstrates that the two bands can be represented as a single effective band with combined conduction band effective DOS,  $N_c$ , with a thermal DOS effective mass [114] of

$$m_{\rm e}^{\rm d}(T) = \left\{ \mathscr{G}_1(\alpha_1) [m_{\rm e,1}^{\rm d}(\epsilon_{\rm c,1})]^{3/2} + \mathscr{G}_1(\alpha_2) [m_{\rm e,2}^{\rm d}(\epsilon_{\rm c,2})]^{3/2} {\rm e}^{\epsilon_{\rm c,1}-\epsilon_{\rm c,2}} \right\}^{2/3}$$
(3.51)

as plotted in Figure 3.8, assuming the same first-order  $\mathbf{k} \cdot \mathbf{p}$  dispersion parameters  $0.77 \,\mathrm{eV}^{-1}$ and  $0.83 \,\mathrm{eV}^{-1}$ , for the first and second bands, respectively. The closed-form expression is in close agreement with numerically determined values of  $m_{\mathrm{e}}^{\mathrm{d}}(T)$  obtained from band structure calculations by Wellenhofer and Rössler [30].

Closed form analytic solutions can be attained for the  $n_0$  and  $E_{\rm F}$  in a compensated semiconductor that contains a single monovalent donor impurity. Unfortunately, for two inequivalent levels, as in the case of 4H–SiC, no real solutions exist. It has been suggested that the hexagonal and cubic donor levels can be approximated by an effective donor level [115]; unfortunately, a single static level provides a poor fit and its value and variation with temperature and compensation are difficult to account for.

Approximate solutions to  $E_{\rm F}$ , and thus  $n_0$ , in n-type 4H–SiC can be determined from the simplified charge neutrality equation [12]

$$n_0 - N_{\rm d,h}^+ - N_{\rm d,k}^+ + N_{\rm a} = 0, \quad \text{for } \{N_{\rm d,h}^+, N_{\rm d,k}^+\} \gg N_{\rm a},$$
 (3.52)

where  $N_{d,h}^+$  and  $N_{d,k}^+$  represent the concentrations of ionised donors on hexagonal and cubic sites, respectively, and  $N_a \approx N_a^-$  is the net concentration of compensating acceptors which can be safely be assumed to be completely ionised [37]. Equation 3.50 and its derivatives are well behaved and simple to calculate [116], making it ideal for use in efficient derivative based root finding methods such as the NR algorithm. An appropriate initial estimate comes from noting that at absolute zero  $n_0$  is zero and  $E_F$  coincides with the highest donor level with remaining unionised donors [37]. Using this approach it is also possible to use intermediately determined values for  $n_0$  and  $N_d^+$  to simultaneously update dependent parameters and thereby significantly reduce the total number of iterations required to achieve convergence.

A similar procedures can be followed for calculating the free hole concentration in the gate epilayer; although, additional high doping effects need to be included. In the case of valence band tailing,  $\gamma$  and  $\epsilon$  are closely linked and a simple closed form analytic solution is not possible. The proposed solution, suitable for Verilog-A implemented SPICE models, employs the Joyce-Dixon approximation (JDA) [42, 116]

$$\mathcal{F}_{1/2}(x) \approx \mathcal{G}_1 \mathrm{e}^x - \mathcal{G}_2 \mathrm{e}^{2x}, \quad \text{for } x < -1$$
 (3.53a)

with a two-dimensional lookup table for the values of

$$\mathscr{G}_s(\gamma) = \frac{2}{\pi^{1/2}} \mathscr{L}\left\{\int_{-\infty}^{\epsilon/\gamma} (\epsilon - \gamma\nu)^{1/2} \mathrm{e}^{-\nu^2} \mathrm{d}\nu\right\}(s), \quad s \in \{1, 2\}$$
(3.53b)

at different values of  $\gamma$  for each s. Including the three highest energy valence bands,

$$p_0 = \sum_{x=1}^3 N_{\mathbf{v},x} \mathscr{F}_{1/2}(\epsilon_{\mathbf{v},x} - \epsilon_{\mathbf{F}}, \gamma)$$
(3.54a)

$$\approx \sum_{x=1}^{3} N_{\mathrm{v},x} \left[ \mathscr{G}_{1}(\gamma) \mathrm{e}^{\epsilon_{\mathrm{v},x}-\epsilon_{\mathrm{F}}} - \mathscr{G}_{2}(\gamma) \mathrm{e}^{2(\epsilon_{\mathrm{v},x}-\epsilon_{\mathrm{F}})} \right]$$
(3.54b)

$$=\sum_{x=1}^{3} N_{\mathbf{v},x} \left[ \mathscr{G}_{1}(\gamma) - \mathscr{G}_{2}(\gamma) \mathrm{e}^{\epsilon_{\mathbf{v},x}-\epsilon_{\mathrm{F}}} \right] \mathrm{e}^{\epsilon_{\mathbf{v},x}-\epsilon_{\mathrm{F}}}$$
(3.54c)

$$= N_{\rm v} \mathrm{e}^{\epsilon_{\rm v,1} - \epsilon_{\rm F}},\tag{3.54d}$$

where  $N_{\rm v}$  represents the combined valence band effective DOS, with degenerate thermal DOS effective mass,

$$m_{\rm h}^{\rm d}(T) = \left\{\sum_{x=1}^{3} \left[\mathscr{G}_1(\gamma) - \mathscr{G}_2(\gamma) \mathrm{e}^{\epsilon_{\rm v,x} - \epsilon_{\rm F}}\right] (m_{{\rm h},x}^{\rm d})^{3/2} \mathrm{e}^{\epsilon_{\rm v,x} - \epsilon_{\rm v,1}}\right\}^{2/3}.$$
 (3.55a)

In the non-degenerate limit, this may be simplified to give

$$m_{\rm h}^{\rm d}(T) = \left\{ \sum_{x=1}^{3} (m_{{\rm h},x}^{\rm d})^{3/2} {\rm e}^{\epsilon_{{\rm v},x} - \epsilon_{{\rm v},1}} \right\}^{2/3}.$$
 (3.55b)

## 3.8.2 Intrinsic Carrier Concentration

The intrinsic carrier concentration,  $n_i$ , has a strong temperature dependence which can be most appropriately expressed as

$$n_{\rm i}(T) = n_{\rm i}(T_{\rm n}) \frac{n_{\rm i}(T)}{n_{\rm i}(T_{\rm n})}$$
(3.56a)

$$= n_{\rm i}(T_{\rm n}) \left[ \frac{m_{\rm e}^{\rm d}(T)}{m_{\rm e}^{\rm d}(T_{\rm n})} \frac{m_{\rm h}^{\rm d}(T)}{m_{\rm h}^{\rm d}(T_{\rm n})} \right]^{3/4} \left( \frac{T}{T_{\rm n}} \right)^{3/2} {\rm e}^{\frac{1}{2k_{\rm B}} \left[ \frac{E_{\rm g}(T_{\rm n})}{T_{\rm n}} - \frac{E_{\rm g}(T)}{T} \right]}$$
(3.56b)

$$= n_{\rm i}(T_{\rm n}) \left[ \frac{m^{\rm d}(T)}{m^{\rm d}(T_{\rm n})} \frac{T}{T_{\rm n}} \right]^{3/2} {\rm e}^{\frac{1}{2} \left[ \frac{\phi_g(T_{\rm n})}{\phi_{\rm T}(T_{\rm n})} - \frac{\phi_g(T)}{\phi_{\rm T}(T)} \right]},$$
(3.56c)

where  $\phi_g = eE_g$  is the band gap voltage and  $m^d = (m_e^d m_h^d)^{1/2}$ , with  $m_h^d$  by definition given by Equation 3.55b.

The mass action law is valid for non-degenerate semiconductors in thermal equilibrium [17]. For the gate epilayer used in the JFET structures in thus study, the acceptor concentration is large enough to be considered as degenerate. The identity

$$p_0 n_0 = n_{\rm I}^2 \tag{3.57}$$

is however valid, where  $n_{\rm I}$  is an apparent intrinsic carrier concentration and differs from  $n_{\rm i}$  only in its use of Equation 3.55a in Equation 4.34 [9].

# 3.9 Conductivity

This section is concerned with investigating the temperature dependence of the bulk low-field<sup>\*</sup> electron conductivity in 4H–SiC which is of interest in describing the operation of JFETs. A suitable model for the low-field electron mobility is developed in the framework of the relaxation time approximation of the Boltzmann equation and includes the influence of multiple non-parabolic and anisotropic conduction bands. Appropriate expressions for the scattering time and conductivity effective mass are identified. Thermal averages of the electron conductivity effective mass calculated for the two lowest non-equivalent conduction bands are lastly determined.

#### 3.9.1 Scattering time

The electron current density in a semiconductor,

$$\boldsymbol{J} = -e \int_{\boldsymbol{k}} N \boldsymbol{v} f \mathrm{d} \boldsymbol{k}, \qquad (3.58)$$

requires knowledge of the distribution of electrons and their velocities, v [117]. In the presence of a weak external electric field,  $\mathscr{C}$ , the Boltzmann equation in the framework of

<sup>\*</sup>The low-field assumption is approximately valid for  $\mathscr{C}$  less than  $1 \times 10^3 \,\mathrm{V \, cm^{-1}}$  [36].

the relaxation time approximation<sup>\*</sup> provides a closed form expression for the distribution function, f, for electrons as

$$f = f_0 + e\tau_{\rm m} \mathscr{C} \cdot \boldsymbol{v} \frac{\partial f_0}{\partial E}, \qquad (3.59)$$

where  $\tau_{\rm m}$  denotes the momentum relaxation time and is strongly dependent on the wave vector. Equation 3.59 suggests that the shape of the equilibrium distribution will be maintained, but will have its  $\mathbf{k}$ -space origin shifted in the direction of the electric field. The Pauli exclusion principle places limits on the motion of electrons in response to an applied electric field. The current density will be zero for  $f_0$  as the carrier velocity,  $\mathbf{v}$ , is antisymmetric,  $\mathbf{v}(\mathbf{k}) = -\mathbf{v}(-\mathbf{k})$ , and  $f_0$  is symmetric,  $f_0(\mathbf{k}) = f_0(-\mathbf{k})$  [35]. It is therefore the case that only electrons in the region of energy where  $-\partial f_0/\partial E$  is significant are available to take part in conduction. Substituting in the remaining anti-symmetric portion and changing to a sum over energy space provides

$$\boldsymbol{J} = -e^2 \int_{E_c}^{\infty} \tau_{\rm m} N \boldsymbol{v} (\mathscr{C} \cdot \boldsymbol{v}) \frac{\partial f_0}{\partial E} \mathrm{d}E.$$
(3.60)

A wave vector denotes the state in which an electron wave packet, representing a localised electron, would be most concentrated. Wave theory defines the group velocity of a wave packet, representing the expectation value for the velocity of an electron centred at a given point in  $\mathbf{k}$ -space, as being proportional to the gradient of the dispersion and directed normal to the constant energy surface at that point. From Equation 3.2 the  $\mathbf{k}$ -space group velocity,

$$\boldsymbol{v}(\boldsymbol{k}) = \hbar^{-1} \nabla_{\boldsymbol{k}} E(\boldsymbol{k}) \tag{3.61a}$$

$$=\frac{\hbar k_x}{m_x^*}\hat{\boldsymbol{x}} + \frac{\hbar k_y}{m_y^*}\hat{\boldsymbol{y}} + \frac{\hbar k_z}{m_z^*[1+2\alpha E(k_z)]}\hat{\boldsymbol{z}},\tag{3.61b}$$

is found to be direction and energy dependent. The  $\kappa$ -space velocity,

$$\boldsymbol{v}(\boldsymbol{\kappa}) = \hbar^{-1} \nabla_{\boldsymbol{\kappa}} E(\boldsymbol{\kappa}) = \frac{\hbar \boldsymbol{\kappa}}{m^*}$$
(3.62)

attained through the change of variables in Equation 3.3, is however a scalar. For weak electric fields the drift velocity is much smaller than the thermal velocity and can be ignored in the following analysis. Given the electron kinetic energy,

$$E = \frac{1}{2}m^*v^2, \tag{3.63}$$

of an electron and observing the  $\kappa$ -space symmetry, it is found that

$$v_i v_j = \frac{v^2}{3} = \frac{2E}{3m^*}, \quad (i,j) \in \{x, y, z\},$$
(3.64)

<sup>\*</sup>The relaxation time approximation is valid for low-field strengths and when the scattering mechanisms are elastic, isotropic, or both [35].

allowing Equation 3.60 to be written as

$$\boldsymbol{J} = -\frac{2e^2 \mathscr{C}}{3m^*} \int_{E_c}^{\infty} EN(E) \frac{\partial f_0}{\partial E} \tau_{\rm m} \mathrm{d}E$$
(3.65)

In the case of non-degenerate semiconductors the centre of  $\partial f/\partial E$  will be far below the bottom of the conduction band and only the upper tail of the distribution will overlap it [29]. In such cases Equation 3.65 can therefore be simplified to

$$\boldsymbol{J} \approx \frac{2e^2 \mathscr{C}}{3k_{\rm B}Tm^*} \int_{E_{\rm c}}^{\infty} EN \mathrm{e}^{-\frac{E}{k_{\rm B}T}} \tau_{\rm m} \mathrm{d}E$$
(3.66)

Written in a form analogous to the classical conductivity model

$$\boldsymbol{J} = \frac{ne^2 \overline{\tau_{\mathrm{m}}}}{m^*} \, \mathscr{E},\tag{3.67}$$

it is seen that an appropriate average scattering time,  $\overline{\tau_{\rm m}}$ , is required. The low-field condition allows the equilibrium DOS to be used [118] which after substituting for N(E) provides

$$\overline{\tau_{\rm m}} = \frac{2}{3k_{\rm B}T} \frac{\int_{E_{\rm c}}^{\infty} E(E+AE^2)^{1/2} \,\mathrm{e}^{-E/k_{\rm B}T} \tau_{\rm m} \,\mathrm{d}E}{\int_{E_{\rm c}}^{\infty} (E+AE^2)^{1/2} \,\mathrm{e}^{-E/k_{\rm B}T} \,\mathrm{d}E}$$
(3.68a)

$$=\frac{2\langle E\tau_{\rm m}\rangle}{3k_{\rm B}T},\tag{3.68b}$$

where  $\langle E\tau_{\rm m}\rangle$  is the expectation value of  $E\tau_{\rm m}$  normalised by the probability density function,  $(E+AE^2)^{1/2} e^{-E/k_{\rm B}T}$ . Equation 3.68 differs from the case of a standard band in the inclusion of a  $(1+AE)^{1/2}$  term in both of the integrals.

It is expediently assumed that  $\tau_{\rm m}$  depends only on the magnitude of the electron velocity so that  $\overline{\tau_{\rm m}}$  can be used for all directions. More generally  $\tau_{\rm m}$  will be tensorial and one should use the quotient with the corresponding effective mass component [36]. The error introduced will however be small in the temperature range of interest where the dominant scattering mechanisms are isotropic.

# 3.9.2 Conductivity Effective Mass

When dealing with carrier transport it is important to remember that the effective mass is a function of energy, such that carriers appreciably above their respective band extremum, referred to as hot electrons, will have different transport properties to those located at the extremum [35]. The equations of motion for an electron due to the force of an electric field in a semiconductor without spherical symmetry requires an appropriate effective mass in the direction of electron motion to be used [36].

The components of J in terms of the real coordinates for a given ellipsoid are given by

$$J_i = \sum_j \sigma_{ij} \mathscr{E}_j = \sum_j \frac{ne^2 \overline{\tau_{\mathrm{m}}}}{\langle m_{ij}^* \rangle} \mathscr{E}_j, \quad (i,j) \in \{x, y, z\},$$
(3.69)

where  $\sigma_{ij}$  and  $m_{ij}^*$  are the conductivity and effective mass tensors, respectively;  $J_i$  and  $\mathscr{C}_j$  are the current density and electric field vector components in the *i* and *j* directions, respectively; *n* is the total concentration of electrons in the given conduction band; and  $\overline{\tau_m}$  is given by Equation 3.68 [36]. In an anisotropic conductor, **J** and  $\mathscr{C}$  will not be parallel except along axes of symmetry which for ellipsoidal constant energy surfaces are the directions of the principle axes of the tensor; i.e., for i = j [36].

The conductivity effective mass, also referred to as the inertial effective mass, accounts for the quantum mechanical aspects of electron motion inside the classical equation [9]. Analogising the time rate of change of a wave packet's group velocity with the acceleration of a classical particle allows the notion of an effective mass to develop, which in general will be tensorial [36]

$$m_{ij}^* = \hbar^2 \left[ \frac{\partial^2 E(\mathbf{k})}{\partial k_i \partial k_j} \right]^{-1}, \quad (i,j) \in \{x, y, z\}.$$
(3.70)

Both  $m_{xx}^*$  and  $m_{yy}^*$ , as so far implied, can be satisfactorily be treated as being scalar values that are independent of E. Conversely, the thermal average of the conductivity effective mass in the direction of the principle axis,

$$\langle m_{zz}^* \rangle = \frac{\sum_{\boldsymbol{k}} f(\boldsymbol{k})}{\sum_{\boldsymbol{k}} f(\boldsymbol{k}) / m_{zz}^*(\boldsymbol{k})}.$$
(3.71a)

should be used in Equation  $3.69^*$  [119]. Equation 3.71a may be readily solved in *E*-space using the techniques previously discussed; restricting the discussion to non-degenerate semiconductors under low electric fields and setting the reference energy to the the conduction band minimum allows the expectation value of to be determined from

$$\langle m_{zz}^* \rangle = \frac{\int_{E_c}^{\infty} (E + AE^2)^{1/2} e^{-E/k_{\rm B}T} dE}{\int_{E_c}^{\infty} (E + AE^2)^{1/2} e^{-E/k_{\rm B}T} / m_{zz}^*(E) dE},$$
(3.71b)

where from Equation 3.70,

$$m_{zz}^{*}(E) = m_{zz}^{*}(0)[1 + 4A(E + AE^{2})]^{3/2}.$$
 (3.71c)

In terms of the normalised variables previously stated this becomes,

$$\langle m_{zz}^* \rangle = \frac{\int_0^\infty (\epsilon + \alpha \epsilon^2)^{1/2} \mathrm{e}^{-\epsilon} \mathrm{d}\epsilon}{\int_0^\infty (\epsilon + \alpha \epsilon^2)^{1/2} \mathrm{e}^{-\epsilon} / m_{zz}^*(\epsilon) \mathrm{d}\epsilon},\tag{3.71d}$$

wherein

$$m_{zz}^{*}(\epsilon) = m_{zz}^{*}(0)[1 + 4\alpha(\epsilon + \alpha\epsilon^{2})]^{3/2}.$$
 (3.71e)

The total contribution is the sum for the individual ellipsoids. Close to equilibrium it can

<sup>\*</sup>The effective mass will also reduce very slightly as temperature is increased on account of interactions with lattice vibrations; however, this will not greatly influence results [55].

be noted that the carriers will be evenly distributed between all of the equivalent ellipsoids [35]. In 4H-SiC, the constant-energy ellipsoids lie along the six symmetrically equivalent  $\langle 10\bar{1}0 \rangle$  directions. As the band minima for both the first and second conduction band occur at the M-points in the Brillouin zone, the problem may be mathematically considered in each case as three equivalent ellipsoids along the three unique sets of axes<sup>\*</sup> [57, 120].

The effective mass tensor can be written in principle axis form as

$$\langle m_{ij}^* \rangle = \begin{bmatrix} m_{xx}^* & 0 & 0 \\ 0 & m_{yy}^* & 0 \\ 0 & 0 & \langle m_{zz}^* \rangle \end{bmatrix}.$$
 (3.72)

The tensors of each equivalent conduction band minima must, however, be related to a unique set of orthogonal axes which can be achieved through use of the second rank tensor transformation law [121],

$$m_{ij}^{*\,\prime} = l_{ip} \, l_{jq} \, m_{pq},$$
 (3.73)

where  $l_{ip}$  and  $l_{jq}$  denote direction cosines. The directions in the new coordinate system are given in terms of direction cosines from the original coordinate system axes contained in a set transformation matrix<sup>†</sup> [36]. The transformation matrix for counter clockwise rotation about the principle axis is given by [35],

$$l_{ip} = \begin{bmatrix} l_{xx} & l_{xy} & l_{zz} \\ l_{yx} & l_{yy} & l_{yz} \\ l_{zx} & l_{zy} & l_{zz} \end{bmatrix} = \begin{bmatrix} \cos\theta & -\sin\theta & 0 \\ \sin\theta & \cos\theta & 0 \\ 0 & 0 & 1 \end{bmatrix}$$
(3.74a)

For rotation  $\theta = 60^{\circ}$  and 120° relative to a reference direction about the basal plane the transformation matrixes become

$$l_{ip} = \begin{bmatrix} \frac{1}{2} & -\frac{\sqrt{3}}{2} & 0\\ \frac{\sqrt{3}}{2} & \frac{1}{2} & 0\\ 0 & 0 & 1 \end{bmatrix}, \quad \text{for } \theta = 60^{\circ}$$
(3.74b)

and

$$l_{ip} = \begin{bmatrix} -\frac{1}{2} & -\frac{\sqrt{3}}{2} & 0\\ \frac{\sqrt{3}}{2} & -\frac{1}{2} & 0\\ 0 & 0 & 1 \end{bmatrix}, \quad \text{for } \theta = 120^{\circ}, \tag{3.74c}$$

respectively. Thus, for rotation of the co-ordinate system about the principle axis, the following transformations are performed,

<sup>\*</sup>Two opposite facing half ellipsoids constitutes one full ellipsoid [37].

<sup>&</sup>lt;sup>†</sup>A transformation matrix relates two sets of axes.

$$m_{xx}^{*}' = l_{xx}^2 m_{xx}^* + l_{xy}^2 m_{yy}^*$$
(3.75a)

$$m_{xy}^{*}' = m_{yx}^{*}' = l_{xx}l_{yx}m_{xx}^{*} + l_{xy}l_{yy}m_{yy}^{*}$$
(3.75b)

$$m_{yy}^{*}{}' = l_{yx}^2 m_{xx}^* + l_{yy}^2 m_{yy}^*$$
(3.75c)

$$m_{xz}^{*}' = m_{zx}^{*}' = m_{yz}^{*}' = m_{zy}^{*}' = 0$$
 (3.75d)

$$m_{zz}^{*}{}' = m_{zz}^{*}.$$
 (3.75e)

Choosing the reference axis to line up with the principle axis of one of the ellipsoids and transforming the remaining two to the same set provides the direction averaged conductivity effective mass in either of the two lowest conduction band as [36]

$$\begin{split} m_{\rm e}^{\rm c} &= \frac{1}{3} \begin{bmatrix} m_{xx}^{*} & 0 & 0 \\ 0 & m_{yy}^{*} & 0 \\ 0 & 0 & \langle m_{zz}^{*} \rangle \end{bmatrix} \dots \\ &+ \frac{1}{3} \begin{bmatrix} (m_{xx}^{*} + 3m_{yy}^{*})/4 & (\sqrt{3}m_{xx}^{*} - \sqrt{3}m_{yy}^{*})/4 & 0 \\ (\sqrt{3}m_{xx}^{*} - \sqrt{3}m_{yy}^{*})/4 & (3m_{xx}^{*} + m_{yy}^{*})/4 & 0 \\ 0 & 0 & \langle m_{zz}^{*} \rangle \end{bmatrix} \dots \\ &+ \frac{1}{3} \begin{bmatrix} (m_{xx}^{*} + 3m_{yy}^{*})/4 & (\sqrt{3}m_{yy}^{*} - \sqrt{3}m_{xx}^{*})/4 & 0 \\ (\sqrt{3}m_{yy}^{*} - \sqrt{3}m_{xx}^{*})/4 & (3m_{xx}^{*} + m_{yy}^{*})/4 & 0 \\ 0 & 0 & \langle m_{zz}^{*} \rangle \end{bmatrix} \\ &= \begin{bmatrix} (m_{xx}^{*} + m_{yy}^{*})/2 & 0 & 0 \\ 0 & (m_{xx}^{*} + m_{yy}^{*})/2 & 0 \\ 0 & 0 & \langle m_{zz}^{*} \rangle \end{bmatrix} \\ &= \begin{bmatrix} m_{e,a}^{\rm c} & 0 & 0 \\ 0 & m_{e,a}^{\rm c} & 0 \\ 0 & 0 & m_{e,c}^{\rm c} \end{bmatrix} \end{split}$$
(3.76b)

Thus, while transport within each ellipsoid is anisotropic, if the electric field in any direction of the basal plane is sufficiently low such that each equivalent valley is equally populated the resulting value averages out to the same value each time [35].

The conductivity in the direction of current flow can be alternatively expressed as

$$\sigma = \frac{J^2}{J \cdot \mathscr{C}}.$$
(3.77)

In the case of crystals with hexagonal symmetry previously identified we have a single axis of symmetry along the [0001] direction. The perpendicular and parallel components of J
#### CARRIER MODELS

can be expressed as

$$J_{\perp} = \sigma_{\perp} \mathscr{E}_{\perp} = J \sin \theta \tag{3.78a}$$

and

$$J_{\parallel} = \sigma_{\parallel} \mathscr{E}_{\parallel} = J \cos \theta, \qquad (3.78b)$$

respectively [97]. Substituting these expressions into Equation 3.77, it is subsequently found that 72 - 72

$$\boldsymbol{J} \cdot \boldsymbol{\mathscr{C}} = \frac{J_{\parallel}^2}{\sigma_{\parallel}} + \frac{J_{\perp}^2}{\sigma_{\perp}} = J^2 \left( \frac{\cos^2 \theta}{\sigma_{\parallel}} + \frac{\sin^2 \theta}{\sigma_{\perp}} \right).$$
(3.79)

As each basal plane direction is equivalent the change in effective mass in any direction can be represented in terms of an arbitrary angle subtended from the principle axis [36]

$$m_{\rm e}^{\rm c} = m_{\rm e,a}^{\rm c} \sin^2 \theta + m_{\rm e,c}^{\rm c} \cos^2 \theta.$$

$$(3.80)$$

The resulting range for the conductivity effective mass of an electron at the bottom of the first and second conduction band will vary with direction between  $0.33 m_{\rm e} \leq m_{\rm e,1}^{\rm c} \leq 0.45 m_{\rm e}$  and  $0.45 m_{\rm e} \leq m_{\rm e,2}^{\rm c} \leq 0.80 m_{\rm e}$ , respectively, as illustrated in Figure 3.9a. SiC is typically grown between 4° and 8° off axis, although Equation 3.80 and Figure 3.9a suggest little difference is expected from the on-axis coordinate systems. Additionally, the orientation of



Figure 3.9

Electron conductivity effective mass in bulk 4H–SiC in the first and second conduction bands, denoted by 1 and 2, respectively, for (a) variation with angle,  $\theta$ , subtended from the principle axis at their respective minimum and (b) variation with temperature, T, for motion along the principle axis.

# CARRIER MODELS

a device on the wafer for an ideal crystal bears no effect on the conductivity.

Equation 3.76c shows that the effective mass perpendicular to the basal plane is equal to the thermal average of the principle axis effective mass tensor components for a single band along the principle axis as described by Equation 3.71; numerically determined value for the first and second conduction band are given in Figure 3.9b as a function of temperature. The increase is fairly linear, changing by approximately 19% and 21% between 25 °C and 400 °C in the first and second conduction bands, respectively. Consequently the calculated room temperature values are noticeable larger than the values determined at the band minima.

The appropriate average for use in other contexts may differ. For example, the appropriate value for use in the Richardson constant [122] can be a much larger value as the lower mass carriers with energy less than the barrier height will not contribute to the average.

A two band conductivity model is subsequently given as [97].

$$\sigma = e^2 \left( \frac{n_1 \overline{\tau_{\mathrm{m},1}}}{m_{\mathrm{e},1}^{\mathrm{c}}} + \frac{n_2 \overline{\tau_{\mathrm{m},2}}}{m_{\mathrm{e},2}^{\mathrm{c}}} \right),\tag{3.81}$$

with each non-equivalent band having a corresponding values for n,  $\overline{\tau_{\rm m}}$  and  $m_{\rm e}^{\rm c}$ . The equilibrium distribution of electrons between the different conduction bands will be determined by the ratio of the DOS of each band at a given energy [18]. Appropriate weighted averages are required for both effective mass and relaxation time in both of the conduction bands [31]. It should be apparent that without precise knowledge for  $\overline{\tau_{\rm m}}$  in each band an average thermal conductivity effective mass cannot be defined [123]. Methods for achieving this are well known and therefore are not covered here. Expressions for each  $\tau_{\rm m}$  component derived under the assumption of single parabolic bands remain valid provided Equation 3.51 is used in place of  $m_{\rm e}^{\rm d}$ .

# 3.10 Summary

An analytic expression for the DOS suitable for the two lowest non-equivalent conduction bands in 4H–SiC has been developed based on a  $\mathbf{k} \cdot \mathbf{p}$  approximation of the dispersion near their respective minimum. Appropriate expressions for the thermal equilibrium electron and hole concentrations in extrinsic samples have been subsequently found which include the influence of the random spacial variation of impurities. Computationally efficient models to represent the DOS of donors and acceptors impurities were also discussed.

Numeric solutions for the Fermi level in n- and p-type 4H–SiC that satisfy the charge neutrally equation were subsequently calculated. The combined influence of multiple non-parabolic conduction bands, multiple valence bands and impurity induced variation in the DOS for intrinsic and impurity bands were shown to have a marked effect on the determined free carrier concentrations, Fermi level and band gap energy, especially for degenerately doped samples. The worst case error introduced through use of the Boltzmann approximation for  $10^{17} \text{ cm}^{-3}$  N and  $10^{19} \text{ cm}^{-3}$  Al doped samples were found to be approximately 0.1% and 2%, respectively. The self-consistent calculations also identified a reduction of the intrinsic band gap at 400 °C in each case of 27 meV and 79 meV, respectively.

# CARRIER MODELS

Based on the solutions to the aforementioned models a set of efficient well behaved closed form expressions were developed for the free carrier concentrations in the framework of the JDA which are ideally suited for use in circuit simulations. Convenient expressions for the thermal density of states effective masses were simultaneously developed that can be utilised in expressions derived for singular parabolic bands. The conditions by which solutions to the charge neutrality equation can be achieved using the efficient NR algorithm were also identified.

The effect of multiple non-parabolic conduction bands on the low-field electron conductivity in 4H–SiC was lastly discussed. Appropriate weighting functions for the momentum relaxation time and conductivity effective mass were identified. The effective mass in each band for all directions on the basal plane was found to be the arithmetic mean of the principle axis effective mass tensor components parallel to the plane. Under the assumption of parabolic dispersion these values will be almost independent of temperature. The similarity of the conductivity effective mass along the basal plane in each conduction band also indicates that the distribution of carriers in each band will have little effect on the low-field electron mobility. The effective mass perpendicular to the basal plane was found to be simply equal to the principle axis effective mass tensor components for a single band in that direction. The non-parabolic dispersion in this direction was found to introduce a temperature dependence to the effective mass, causing the expectation value to increase by 19% and 21% between 25 °C and 400 °C in the first and second conductivity model provide much needed insight it the temperature dependence of the transport properties of 4H–SiC.

# CHAPTER

# 4

# Devices

# 4.1 Introduction

The modern electronics industry provides a rich catalogue of solid-state devices to suit a wide range of applications, wherein topologies and materials are selected based on their combined merits and manufacturability. Harsh environment sensors utilising SiC continue to receive much attention, creating a demand for accompanying signal conditioning electronics. High quality and process tolerant SiC junction field effect transistors (JFETs) are relatively simple to fabricate using conventional equipment and techniques, and circumvent many of the pitfalls experienced by other SiC transistor variants. Their suitability for long term operation under such conditions have been demonstrated by a number of groups [4,8,96].

Computer simulations are of great utility in the development of electronic systems, providing an efficient and relatively inexpensive method of validating and optimising devices and circuits. Circuit simulators make use of high level device models, commonly referred to as compact models, that employ a combination of physical and empirical expressions to achieve fast convergence, even for complex circuits with numerous devices. The validity of these simulations, however, depend on how accurately the models are able to reflect real device behaviour. Material specific models are often also demanded to account for changes in stimuli, such as temperature and electric field. Historically the JFET has been overshadowed by other field effect transistor (FET) structures and the need for integrated circuit (IC) compatible compact models has not previously arisen, presenting a stumbling block for many contemporary SiC IC designers.

This chapter continues by first outlining the process steps followed to produce the n-channel lateral depletion-mode (NLDM) JFETs and related devices developed for this project. Contact performance and influence on device operation is then briefly discussed. Two novel IC compatible compact models, developed in the framework of the gradual channel approximation (GCA), that include the influence of the body-effect and electric field dependent mobility are then presented; the first is proposed for users requiring closed form solutions while the second employs an efficient numerical method to calculate the extrapolation pinch-off point (expop) but more accurately describes channel modulation. Validation and optimisation of model parameters against experimental data is then presented. Appropriate SiC thermal models are lasted covered and successfully incorporated.

# 4.2 Fabrication

The second generation of Newcastle University (NU) SiC JFETs used in this study were designed and fabricated by Dr. Konstantin Vasilevskiy and are based on the first generation devices developed by Dr. Rupert Stevens [124]. A concise account of the process flow followed to create the 4H–SiC JFETs and other related devices is given in Table 4.1, with accompanying JFET cross sectional schematics in Figure  $4.1^{*\dagger}$ . The mask references listed in the third column of Table 4.1 relate to the layout images provided in §A.

The starting sample at step 1 was taken from a commercial 4H–SiC n-type wafer with three layers of epitaxy, obtained from Cree, Inc. A *body* epilayer with nominal p-type doping concentration and thickness of  $2 \times 10^{15}$  cm<sup>-3</sup> and 7 µm, respectively, acts as a buffer layer and provides isolation from the n-type substrate. A n-type epilayer with nominal doping concentration and thickness of  $1 \times 10^{17}$  cm<sup>-3</sup> and 300 nm, respectively, acts as the device *channel*. Lastly, a p-type *gate* epilayer with nominal doping concentration and thickness of  $2 \times 10^{19}$  cm<sup>-3</sup> and 200 nm, respectively, is included as the primary means of modulating the active device channel. Importantly, Cree specify tolerances of  $\pm 10\%$  for epilayer thickness and  $\pm 25\%$  and  $\pm 50\%$  for n- and p-type dopant concentrations, respectively [125].

The initial reactive ion etching (RIE) in step 5 was performed in stages, in-between which electrical measurements were taken to test for isolation between the gate and channel epilayers. Using this method the gate epilayer thickness was determined to be 177.5 nm. Approximately 50 nm of the channel region was additionally removed to insure adequate electrical isolation at the expense of increasing the series resistance at the source and drain ends of the channel.

The N implant in step 7 was intended to provide a box profile extending approximately 200 nm into the n-type epilayer with a peak concentration of  $2 \times 10^{19} \,\mathrm{cm}^{-3}$ . The implant energies and fluxes used are listed in Table 4.2. The results of SIMS measurements shown in Figure 4.2 provide confirmation and agree with the SRIM simulations presented alongside. While the sensitivity of SIMS is capable of detecting densities as low as  $10^{14} \,\mathrm{cm}^{-3}$ , the dynamic range is very poor and discrepancies occur when transitioning from high to lower doped regions<sup>‡</sup> and are due to a cascading of impurities from the crater wall of the preceding highly doped region [126]. It should also be noted that SIMS provides the total rather than activated concentration. The 1700 °C rapid thermal anneal (RTA) in step 10 was performed to activate the implant and repair related damage. Post-anneal room temperature Hall-effect measurements provided a free electron concentration and Hall mobility of  $4.01 \times 10^{18} \,\mathrm{cm}^{-3}$  and  $103.5 \,\mathrm{cm}^2 \,\mathrm{V}^{-1} \,\mathrm{s}^{-1}$ , respectively; using the model presented in §3.7, and noting that the solubility of N at 1700 °C is expected to be notably less than  $2 \times 10^{19} \,\mathrm{cm}^{-3}$  [127], the activated donor concentration can be approximately determined to be  $1.2 \times 10^{19} \,\mathrm{cm}^{-3}$ .

During thermal oxidation a fresh oxide-semiconductor interface is created which transitions into the semiconductor [17]. The oxidation performed in step 17 removed approximately 22.7 nm from the surface of the n- and p-type epilayers and is the sum of two successive oxida-

<sup>\*</sup>Images not drawn to scale.

<sup>&</sup>lt;sup>†</sup>Colours used reflect observation [20].

<sup>&</sup>lt;sup>‡</sup>The so called SIMS tail.

# Table 4.1

A simplified version of the process flow, developed by Dr. Konstantin Vasilevskiy of Newcastle University, used to fabricate the 4H–SiC JFETs and related devices used in this dy.

| study |
|-------|
|-------|

| No. | Description                         | Notes                                                         |
|-----|-------------------------------------|---------------------------------------------------------------|
| 1   | Clean                               |                                                               |
| 2   | Photolithography                    | Mask: GATE (see §A)                                           |
| 3   | Deposit Ti/Ni                       | $5/80\mathrm{nm}$                                             |
| 4   | Lift off                            |                                                               |
| 5   | RIE                                 |                                                               |
| 6   | Photolithography                    | Mask: NIMPL (see §A)                                          |
| 7   | N implantation                      | $200\mathrm{nm}$ at $2\times10^{19}\mathrm{cm}^{-3}$          |
| 8   | Clean                               |                                                               |
| 9   | Etch $Ni/Ti$                        |                                                               |
| 10  | Deposit protective layer and anneal | $1700 ^{\circ}\mathrm{C}  \mathrm{RTA}$                       |
| 11  | Clean                               |                                                               |
| 12  | Photolithography                    | Mask: MESA (see $A$ )                                         |
| 13  | Deposit $Ti/Al$                     | $5/230\mathrm{nm}$                                            |
| 14  | Lift off                            |                                                               |
| 15  | RIE                                 |                                                               |
| 16  | Etch Al/Ti                          |                                                               |
| 17  | Oxidation                           | $47 \mathrm{nm}\mathrm{SiO}_2~(-22.7\mathrm{nm}\mathrm{SiC})$ |
| 18  | Photolithography                    | Mask: NCONT (see $A$ )                                        |
| 19  | Etch $SiO_2$                        |                                                               |
| 20  | Deposit $Ti/Ni$                     | $5/70\mathrm{nm}$                                             |
| 21  | Lift off and anneal                 | $1040^{\circ}C,\ 210s$                                        |
| 22  | Photolithography                    | Mask: PCONT (see $A$ )                                        |
| 23  | Etch $SiO_2$                        |                                                               |
| 24  | Deposit $Ti/Al/Ti/Al/Ti/Ni$         | $3/15/6/30/25/30\mathrm{nm}$                                  |
| 25  | Lift off and anneal                 | $1000 ^{\circ}\text{C},  20 \text{s}$                         |
| 26  | Photolithography                    | Mask: TOPUP (see $A$ )                                        |
| 27  | Deposit $Cr/W/Pt/Au$                | $10/11/20/220{ m nm}$                                         |
| 28  | Lift off                            |                                                               |
| 29  | Deposit $Si_3N_4$                   | $1030\mathrm{nm}$                                             |
| 30  | Photolithography                    | Mask: PROTE (see $A$ )                                        |
| 31  | Deposit Al                          | $40\mathrm{nm}$                                               |
| 32  | Lift off                            |                                                               |
| 33  | RIE                                 |                                                               |
| 34  | Etch Al                             |                                                               |

| (1) Clean               | (2) Photolithography | (3) Deposit Ti/Ni     |
|-------------------------|----------------------|-----------------------|
|                         |                      |                       |
|                         |                      |                       |
| (4) Lift off            | (5) RIE              | (6) Photolithography  |
|                         |                      |                       |
| (7) N implantation      | (8) Clean            | (9) Etch              |
|                         |                      |                       |
| (10) Deposit and anneal | (11) Clean           | (12) Photolithography |
|                         |                      |                       |
| (13) Deposit            | (14) Lift off        | (15) RIE              |
|                         |                      |                       |
| (16) Etch               | (17) Oxidation       | (18) Photolithography |

Figure 4.1 Cross section view during a JFET process flow.



Figure 4.1 Cross section view during a JFET process flow. (cont.)

# Table 4.2N implant energies and fluxes usedto form a $2 \times 10^{19} \, \mathrm{cm}^{-3}$ box profileto facilitate low resistance n-typecontacts.Energy / keV Elux / cm^{-2}

| Energy / keV | $Flux / cm^{-2}$    |
|--------------|---------------------|
| 110          | $1.5 	imes 10^{14}$ |
| 60           | $6.0 	imes 10^{13}$ |
| 80           | $5.5\times10^{13}$  |
| 40           | $5.5 	imes 10^{13}$ |
| 20           | $5.0 	imes 10^{13}$ |



SIMS measurements (points) alongside SRIM simulation results for individual implant steps listed in Table 4.2 (dashed lines) and their total (solid line).

tion steps with intermediate removal taking place due to reprocessing. Lateral oxide growth also reduces the gate length by about twice this value, while simultaneously increasing the non-self alignment distance between the active channel and its contacts by the same amount.

Previous atomic force microscopy (AFM) measurements within the Active Sensor Structures for Extreme Environments (ASTRO) project at NU have shown that in forming Ni<sub>2</sub>Si contacts Ni is consumed at approximately twice the rate of SiC [128]; for the 70 nm of Ni used in this study approximately 35(5) nm of SiC is expected to be consumed. This is notably beneficial for n-type contacts as the peak implant concentration is located approximately this distance below the post RIE surface, although will understandably increase the sheet resistance under the contact.



# Figure 4.3

An aerial view photomicrograph of a fabricated SiC n-channel lateral depletion-mode (NLDM) JFET with 9 µm gate length and 250 µm gate width and a corresponding schematic diagram with colours corresponding to those used in Figure 4.1; with nitride and top-up layer opacity has been reduced to prevent the visual obstruction of the lower layers.

The additional metallisation described in step 27 is intended to ensure thermal stability, by restricting diffusion into and away from the contact, and prevent damage from probing during electrical characterisation.

A magnified aerial-view photomicrograph of a completed JFET with 9 µm gate length and 250 µm gate width is shown in Figure 4.3 alongside a schematic illustration for comparison.

# 4.3 Ohmic Contacts

Ohmic contacts must be capable of providing the necessary current to a device with a voltage drop that is small compared with its active regions [126]. Unfortunately, it is very difficult to make low resistance ohmic contacts on wide band gap semiconductors, particularly to n- and p-type regions simultaneously, making it important to assess their impact on device performance [12]. Unlike in the case of a p-n junction, where both regions constitute a single crystal, the contact between a metal and a semiconductor gives rise to interface states. The act of forming the contact will influence the interface properties, thereby altering the distribution, nature and concentration of traps that act to pin the Fermi level and ultimately determine the barrier height [36]. Annealing of Ni/Ti and Al/Ti contacts on n- and p-type 4H–SiC, respectively, have been show to provide sufficiently low specific contact resistance to realise JFETs [129–133], and were thus adopted for this study.

Due to the low doping of the body epilayer and the omission of a pre-deposition implant, the contacts displayed rectifying characteristics, albeit with large leakage currents. When used as a JFET body contact any voltage with respect to the channel will be split across three series resistance components, those being the contact resistance,  $R_c$ , the bulk semiconductor resistance,  $R_{\text{bulk}}$ , and the p-n junction depletion layer resistance,  $R_{\text{pn}}$ . In normal device operation the body contact is always forward biased while the body-channel p-n junction is always reverse biased which given the thickness of the epilayer suggests  $R_c + R_{\text{bulk}} \ll R_{\text{pn}}$ . As a result, any applied voltage will appear almost entirely across  $R_{\text{pn}}$ , allowing the body to be treated as a equipotential surface. Experimental JFET characteristics show this to be the case, making it unnecessary to consider the influence of these contacts further.

Conversely,  $R_c$  for channel contacts is required to be low to prevent gain reduction and limit the voltage burden. Also, as the gate contact can receive both positive and negative voltages under normal operation,  $R_c$  can noticeably affect device performance in cases where the gate-channel p-n junction shows excessive leakage.

The specific contact resistance,

$$\rho_{\rm c} = \lim_{V \to 0} \left( \frac{\mathrm{d}J}{\mathrm{d}V} \right)^{-1},\tag{4.1}$$

represents the per unit area resistance of the contact and is typically specified in the limit of  $V \rightarrow 0$ . For back-to-back contacts the dynamic resistance is highest at this point, thereby providing a worst case value and thus a figure of merit. As current flow into lateral contacts is non-uniform, transfer length method (TLM) measurements were performed to determine the specific contact resistance for the gate and channel contacts. The TLM method also



Figure 4.4

An aerial view schematics illustration of a transfer length method (TLM) test structure with mesa width W, contact width  $Z = W - \delta$ , contact length L and contact spacings d.

enables the sheet resistance,

$$R_{\rm sh} = \left[\int_0^a \sigma(y) \mathrm{d}y\right]^{-1},\tag{4.2}$$

of the gate epilayer and implanted channel regions to be determined which denote the average resistivity over a sample of thickness a [126]. Figure 4.4 illustrates an aerial view of a TLM test structure, where W represents the mesa width and Z, L and d represent contact width, length and separation, respectively. For the wide contacts considered in this study (see Figures A.3 and A.4) the contact and mesa widths are approximately the same and the influence of lateral current flow around the contact sides on the calculated contact resistance will be insignificant [126, 134].

Finetti *et al.* suggested a suitable model for annealed contacts, as outlined in Figure 4.5. Horizontal current flow through the contact sidewall of thickness t is accounted for by a



(a) Cross sectional illustration.



# Figure 4.5

Cross section of a transfer length method (TLM) test structure with annealed contacts, with mesa depth a, contact length L and contact depth into semiconductor t.  $I_{\text{eff}}$ represents the proportion of the current flowing vertically into the contact (dashed lines) with the remainder (dot-dash line) passing horizontal through the contact sidewall of resistance  $R_{\text{sw}}$ .  $R_{\text{sh}}$  is the semiconductor sheet resistance either side of the contact. dRand dG are transmission line model elements described in Equation 4.4.

shunt resistance

$$R_{\rm sw} = \frac{\rho_{\rm c}}{Zt},\tag{4.3}$$

while vertical current flow,

$$I_{\rm eff} = I \frac{R_{\rm sw}}{R_{\rm sw} + R_{\rm c,eff}}$$
(4.4a)

is determined by a two-dimensional transmission line model with parameters,

$$\mathrm{d}R = \frac{R_{\rm sk}\mathrm{d}x}{Z},\tag{4.4b}$$

with  $R_{\rm sk} > R_{\rm sh}$  the sheet resistance under the contact and

$$\mathrm{d}G = \frac{Z\mathrm{d}x}{\rho_{\mathrm{c}}},\tag{4.4c}$$

as illustrated in Figure 4.5b. Due to the high doping concentration being used for both the implanted channel and gate epilayers the influence of epilayer modulation by the back gate can be ignored. Accounting for the doping profile near the epilayer surface, the difference between  $R_{\rm sk}$  and  $R_{\rm sh}$  for n-type contacts, where 35(5) nm of SiC is consumed during contact formation, will be close to 10%. The experimental  $R_{\rm c}$  is the parallel combination of  $R_{\rm sw}$  and vertical contact resistance  $R_{\rm c,eff}$ . As  $R_{\rm sw}$  is finite,  $R_{\rm c,eff}$  is larger than  $R_{\rm c}$ , and the calculated value of  $\rho_{\rm c}$  will be higher than when expediently assuming  $R_{\rm sw}$  is infinite.

Provided that the metal can be treated as an equipotential surface, the solution to the two-dimensional transmission line model reveals that the potential along the length of the channel reduces almost exponentially with distance as [126]

$$V(x) = \frac{I_{\rm eff} \sqrt{R_{\rm sk} \rho_{\rm c}}}{Z} \frac{\cosh[(L-x)/L_{\rm T}]}{\sinh(L/L_{\rm T})},$$
(4.5a)

where  $L_{\rm T}$  is termed the transfer length, defined as

$$L_{\rm T} = \sqrt{\rho_{\rm c}/R_{\rm sk}},\tag{4.5b}$$

and represents the distance over which a significant proportion of  $I_{\text{eff}}$  is transferred between the semiconductor and the metal [126]. At the contact's front edge [126]

$$R_{\rm c,eff} = \frac{V(0)}{I_{\rm eff}} = \frac{\sqrt{R_{\rm sk}\rho_{\rm c}}}{Z} \coth(L/L_{\rm T}).$$
(4.5c)

As  $L \gg L_{\rm T}$  (see Figure A.3 and Figure A.4) then  $\coth(L/L_{\rm T}) \approx 1$  and the total resistance between pairs of TLM contacts is approximately [126]

$$R_{\rm tot} = \frac{R_{\rm sh}d}{Z} + 2R_{\rm c} \approx \frac{R_{\rm sh}}{Z} \left( d + 2L_{\rm T} \frac{R_{\rm sk}}{R_{\rm sh}} \right).$$
(4.6)

Equation 4.6 suggests a plot of total resistance as a function contact spacing will produce



# Figure 4.6

Room temperature transfer length method (TLM) measurements of annealed Al/Ti and Ni/Ti contacts on highly Al  $(2 \times 10^{19} \text{ cm}^{-3})$  and N  $(2 \times 10^{19} \text{ cm}^{-3})$  doped 4H-SiC, respectively. The utilised structures had contacts widths, Z, of 160 µm, nominal mesa depths, a, of 200 nm and 300 nm, respectively, utilised four contact spacings, d, each and displayed long contact behaviour.



#### Figure 4.7

Variation in the total resistance,  $R_{\text{tot}}$ , between pairs of contacts 10 µm apart and the determined variation of sheet resistance,  $R_{\text{sh}}$ , with temperature.

a straight line with slope  $R_{\rm sh}/Z$  and y-intercept of  $2R_{\rm c}$ , from which  $\rho_{\rm c}$  can be determined provide Z is know [126]. As  $R_{\rm sw}$  depends on  $\rho_{\rm c}$  a self consistent approach is required.

Figure 4.6 outlines the intermediate steps followed to obtain  $\rho_c$  and  $R_{sh}$  for both pand n-type contacts at room temperature.  $R_{tot}$  values were determined from the dynamic resistances at zero volts, calculated using the second-order accurate central difference method [135] for four sets of contact spacings. Linear regression provided the best estimates for the slope and y-intercept in addition to their uncertainties [56]. The results of the regression were used to determine values for  $\rho_c$  and  $R_{sh}$  as well as their uncertainties. The determined room temperature values for  $\rho_c$  in each case were 42(4) m $\Omega$  cm<sup>2</sup> and 23(2)  $\mu\Omega$  cm<sup>2</sup> for p- and n-type contacts, respectively.

From Figure 4.7 it is apparent that for p-type contacts both the sheet and contact resistances reduce with temperature between 25 °C and 400 °C, the former due to the dominant effect of dopant ionisation and the later due to increasing thermionic emission. Figure 4.7b explicitly illustrates the reduction of sheet resistance as determined by TLM measurements. These results suggest that p-type contacts will not impose a limit for high temperature device operation.

Twelve identically fabricated n-type TLM structure at evenly spaced points along left and right edges of a 10 mm by 10 mm sample were characterised, with the extracted room temperature sheet resistances and specific contact resistance values presented in Figure 4.8. Structure 7 was omitted due to process related damage. The left side of the sample provided on average lower specific contact resistance and higher sheet resistance than the right side, with two-sample t-tests indicating statistically significant differences with above 99% confidence. These differences are believed to stem from a combination of three effects. Firstly, the chosen process has been shown to be sensitive to the thickness of the Ti diffusion layer in the contact stack [136]. The sputtering process used for fabrication will result in appreciable



(b) Specific contact resistance

# Figure 4.8

A comparison of sheet resistance,  $R_{\rm sh}$ , and specific contact resistance,  $\rho_{\rm c}$ , values for two columns of transfer length method (TLM) structures along the left (purple) and right (green) edges of a 10 mm by 10 mm 4H–SiC sample with N implanted (2 × 10<sup>19</sup> cm<sup>3</sup>) epilayer as described in Figure 4.2. Error bars denote the standard error and the dashed lines represent weighted mean values for each group of values.

non-uniformity in deposition thickness for such thin layers. Secondly, the sample was annealed in a 25 mm by 40 mm ceramic heater with a circular heating element. The difference in temperature between the centre and the sides of the element during operation is evidenced by the varying intensity of light produced, suggesting the sample edge furtherest from the centre experienced a lower temperature anneal. Thirdly, a build up of photoresist occurs at the edge of the sample after spinning due to surface tension and the approach of spraying solvent to remove this excess cannot be used on small samples. This edge bead may have caused the photomasks to sit further from the surface at one edge, resulting in a variable



Figure 4.9

Plots of the WKB derived specific contact resistance expression in Equation 4.7 in the thermionic emission regime, at 25 °C, 100 °C, 200 °C, 300 °C and 400 °C at two different barrier heights,  $\phi_{\rm B}$ .

shortening of d. All three issues are controllable in large scale fabrication and are not cause for concern.

Comparable values for specific contact resistance were reported by Sundaramoorthy *et al.* for similar contacts, although no uncertainties were provided [136].

An approximate analytic expression for  $\rho_c$  where thermionic field emission (TFE) is the dominant transport mechanism can be derived in the framework of the Wentzel-Kramers-Brillouin (WKB) approximation to be [12]

$$\rho_{\rm c,TFE} = \frac{k_{\rm B}\sqrt{E_{00}}}{A^{**}Te\sqrt{\pi e(\phi_{\rm B,n} - \phi_{\rm n})}} \cosh\left(\frac{E_{00}}{k_{\rm B}T}\right) \coth\left(\frac{E_{00}}{k_{\rm B}T}\right) e^{\frac{e(\phi_{\rm B,n} - \phi_{\rm n})}{E_{00} \coth(E_{00}/k_{\rm B}T)} + \frac{e\phi_{\rm n}}{k_{\rm B}T}}$$
(4.7a)

where the characteristic energy

$$E_{00} = \frac{e\hbar}{2} \left(\frac{N}{m^{t}\varepsilon_{s}}\right)^{1/2}$$
(4.7b)

is a function of the tunnelling effective mass,  $m^{t}$ , and for an n-type semiconductor

$$\phi_{\rm n} = \frac{E_{\rm c} - E_{\rm F}}{e},\tag{4.7c}$$

as measured in the bulk. Appropriate barrier heights for n- and p-type contacts were determined to be roughly 0.3 V and 0.5 V, respectively, and are in agreement with other published works [137,138]. The predicted variations with temperature are presented in Figure 4.9 and indicate that contact resistance also will not limit device operation at high temperatures.

# 4.4 Compact Models

# 4.4.1 Introduction

The term compact models refers to the mathematical descriptions of electronic components used in circuit simulators [139]. Occam's razor is a guiding principle of rejecting unnecessary complexity. In the development of compact models the simplest approach that adequately represents experiment in all regions of interest should be viewed as the most desirable, both in terms of computational efficiency and usability. The primary objective is to account for any important electrical properties to within a small enough fraction of the process variation [140]. Aspects of device behaviour unimportant for intended operation include subthreshold conduction [141] and self-heating [142] and are therefore omitted. It is desirable to employ physical parameters where possible to provide greater insight into device behaviour and guidance during fabrication; however, empirical terms constitute an important strategy for achieving a balance between accuracy and efficiency [143].

Simulation Program with Integrated Circuit Emphasis (SPICE) simulators work by numerically solving for a consistent set of nodal voltages at the connection points between circuit elements, whose terminal behaviour will in general be described by a collection of non-linear differential equations [139]. Compact models must form conservative systems, whereby either or both of Kirchoff's flow and potential laws are satisfied<sup>\*</sup>. Iterative techniques are employed whereby approximate solutions to the true nodal values are sought with convergence being achieved when sequential estimations differ by less than the chosen tolerances. This process requires that models be robust enough to accept any, potentially non-physical, values as initial or intermediate estimates. Models need also adhere to the restrictions imposed by the numerical techniques utilised, with the most important for SPICE simulators being that branch expressions and their first derivatives<sup>†</sup> should be continuous across their domains in order to accommodate the Newton-Raphson (NR) algorithm<sup>‡</sup>.

The proposed IC NLDM JFET compact models are represented by a collection of lumped elements describing different regions of the device. The quasi-static<sup>§</sup> elements are first discussed. The primary component is a voltage-controlled current-source (VCCS) which is used to model current flow along the JFET channel in terms of  $\P$  drain-source voltage,  $v_{\text{DS}}$ , gate-source voltage,  $v_{\text{GS}}$  and body-source voltage,  $v_{\text{BS}}$ . Dynamic model components are subsequently added to account for high frequency effects. Lastly, equations are introduced that correctly scale user and internal model parameters in response to changes in temperature.

## 4.4.2 Quasi-static models

Macroscopic devices can be adequately described in terms of spatially averaged quantities. In the linear region of operation the GCA is valid suggesting current transport along the channel

<sup>\*</sup>The sum of all flows out of a node and the sum of branch potentials around all loops at any instance are zero.

<sup>&</sup>lt;sup>†</sup>Some analysis techniques require higher order derivatives to be continuous also.

<sup>&</sup>lt;sup>‡</sup>Small-signal analyses make strict use of linear models but rely of non-linear models for prior determination of bias points.

<sup>&</sup>lt;sup>§</sup>A quasi-static model is valid for both static and low frequency large signal analysis.

<sup>&</sup>lt;sup>¶</sup>The standard convention for signal variables is followed.



#### Figure 4.10

Cross sectional schematic structure for the JFET model being developed, indicating doping concentrations as well as pertinent dimensions and positions, where L is the channel length; a is the channel depth;  $W_{d,t}$  and  $W_{d,b}$  are the top and bottom gate depletion widths into the channel, respectively;  $N_a$  and  $N_b$  are the net acceptor doping concentrations in top and bottom gate epilayers;  $N_d$  is the net donor concentration in the device channel;  $N_d^+$  is the implanted donor concentration at the source and drain contacts; and  $x_D$  and  $x_S$  are the drain and source ends of the channel, respectively.

(x-direction) and modulation of the depletion regions at the top and bottom of the channel (y-direction) are dominated by the electric field components  $\mathscr{C}_x$  and  $\mathscr{C}_y$ , respectively. For a channel with depth a, width Z and top and bottom gate channel depletion widths of  $W_{n,t}$  and  $W_{n,b}$ , respectively, as illustrated in Figure 4.10, the conduction electron charge in a slice of a homogeneous channel of length dx with electron density n is  $enZ(a - W_{n,t} - W_{n,b})dx$ . For a spatially dependent mean drift velocity,  $v_d$ , of the form  $\mu_{e,0} \mathscr{C}_x (1 + \mathscr{C}_x / \mathscr{C}_c)^{-1}$ , where  $\mu_{e,0}$  is the low-field electron mobility and  $\mathscr{C}_c$  is a critical field, the instantaneous drain-source current,  $i_{DS}$ , along the channel can be described by the separable first-order non-linear homogeneous ordinary differential equation

$$i_{\rm DS} = en\mu_{\rm e}Za\left(1 - \frac{W_{\rm n,t}}{a} - \frac{W_{\rm n,b}}{a}\right)\frac{\mathrm{d}\phi}{\mathrm{d}x}\left(1 + \frac{1}{\mathscr{C}_{\rm c}}\frac{\mathrm{d}\phi}{\mathrm{d}x}\right)^{-1},\tag{4.8a}$$

where  $\phi$  is the position dependent potential along the channel.

Two models are introduced which differ only in the representation of  $W_{n,b}$ ; model 1 assumes control by the body-source voltage only, while model 2 takes into account the potential distribution along the length of the channel. In the following descriptions it is assumed that the drain is at a higher potential than the source; reverse operation is achieved with appropriate changes in sign and branch notation [139].

The following convenient definitions are made. The open-channel conductance is defined as

$$G_0 = \frac{en\mu_e Za}{L}.$$
(4.9a)

The gate-channel and body-channel junction potentials at the source end of the channel are denoted by

$$\phi_{\rm t} = \phi_{0,\rm t} - v_{\rm GS} \tag{4.9b}$$

and

$$\phi_{\rm b} = \phi_{0,\rm b} - v_{\rm BS},\tag{4.9c}$$

respectively, where  $\phi_{0,t}$  and  $\phi_{0,b}$  are the gate-channel and body-channel built-in potentials. The independent pinch-off voltages for the gate-channel and body-channel junctions are

$$\phi_{\rm p,t} = \frac{eN_{\rm d,t}a^2}{2\varepsilon_{\rm s}} \tag{4.9d}$$

and

$$\phi_{\rm p,b} = \frac{eN_{\rm d,b}a^2}{2\varepsilon_{\rm s}},\tag{4.9e}$$

respectively, where  $\varepsilon_{\rm s}$  is the semiconductor permittivity,

$$N_{\rm d,t} = \frac{N_{\rm d} \left(N_{\rm a} + N_{\rm d}\right)}{N_{\rm a}}$$
 (4.9f)

and

$$N_{\rm d,b} = \frac{N_{\rm d} \left(N_{\rm b} + N_{\rm d}\right)}{N_{\rm b}},$$
 (4.9g)

wherein  $N_{\rm a}$ ,  $N_{\rm d}$  and  $N_{\rm b}$  represent the net active gate, channel and body epilayer doping concentrations, respectively. Lastly, a field dependent mobility parameter is defined by

$$\Xi = (L \mathscr{E}_{\rm c})^{-1} \,, \tag{4.9h}$$

where L is the top gate length.

# Model 1

Applying the GCA and assuming body-channel junction potential along the entire channel is not influenced by  $v_{\rm DS}$ ,

$$i_{\rm DS} \int_{x_{\rm S}}^{x_{\rm D}} \left(1 + \frac{1}{\mathscr{C}_{\rm c}} \frac{\mathrm{d}\phi}{\mathrm{d}x}\right) \mathrm{d}x = en\mu_{\rm e} Za \int_{v_{\rm S}}^{v_{\rm D}} \left[1 - \left(\frac{\phi_{\rm t} - v_{\rm S} + \phi}{\phi_{\rm p,t}}\right)^{1/2} - \left(\frac{\phi_{\rm b}}{\phi_{\rm p,b}}\right)^{1/2}\right] \mathrm{d}\phi \quad (4.10a)$$
$$i_{\rm DS} + \frac{i_{\rm DS} v_{\rm DS}}{L \mathscr{C}_{\rm c}} = \frac{en\mu_{\rm e} Za}{L} \left[v_{\rm DS} - \phi_{\rm p,t}^{-1/2} \int_{\phi_{\rm t}}^{\phi_{\rm t} + v_{\rm DS}} u^{1/2} \mathrm{d}u - \left(\frac{\phi_{\rm b}}{\phi_{\rm p,b}}\right)^{1/2} v_{\rm DS}\right], \quad (4.10b)$$

providing the result

$$i_{\rm DS} = \frac{G_0}{1 + \Xi v_{\rm DS}} \left\{ v_{\rm DS} - \frac{2}{3} \phi_{\rm p,t}^{-1/2} \left[ \left(\phi_{\rm t} + v_{\rm DS}\right)^{3/2} - \phi_{\rm t}^{3/2} \right] - \left(\frac{\phi_{\rm b}}{\phi_{\rm p,b}}\right)^{1/2} v_{\rm DS} \right\}.$$
 (4.10c)

Employing the abrupt depletion approximation (ADA) [12], the drain-source saturation voltage,  $v_{\text{DS,sat}}$ , corresponding to the expop, occurs when

$$\frac{\mathrm{d}i_{\mathrm{DS}}}{\mathrm{d}v_{\mathrm{DS}}} = \left\{ G_0 \left[ 1 - \left( \frac{\phi_{\mathrm{t}} + v_{\mathrm{DS}}}{\phi_{\mathrm{p,t}}} \right)^{1/2} - \left( \frac{\phi_{\mathrm{b}}}{\phi_{\mathrm{p,b}}} \right)^{1/2} \right] - i_{\mathrm{DS}} \Xi \right\} (1 + \Xi v_{\mathrm{DS}})^{-1} = 0.$$
(4.11a)

For the physical case where  $\Xi > 0$ ,

$$v_{\rm DS,sat} = \left[ \left( \Xi^{-1} - \phi_{\rm t} \right) \Upsilon_2^{-1} - \Upsilon_2 \right]^2 - \phi_{\rm t},$$
 (4.11b)

where

$$\Upsilon_2 = \left\{ \Upsilon_1 + \left[ \Upsilon_1^2 + \left( \Xi^{-1} - \phi_t \right)^3 \right]^{1/2} \right\}^{1/3}$$
(4.11c)

and

$$\Upsilon_{1} = \frac{3}{2} \phi_{p,t}^{1/2} \Xi^{-1} \left[ 1 - \left( \frac{\phi_{b}}{\phi_{p,b}} \right)^{1/2} \right] - \phi_{t}^{3/2}.$$
(4.11d)

For very long-channel devices it may be assumed that  $\Xi = 0$ , providing the simpler result

$$v_{\rm DS,sat} = \phi_{\rm p,t} \left[ 1 - 2 \left( \frac{\phi_{\rm b}}{\phi_{\rm p,b}} \right)^{1/2} + \frac{\phi_{\rm b}}{\phi_{\rm p,b}} \right] - \phi_{\rm t}.$$
 (4.11e)

A real FET has no uniquely definable turn-off voltage<sup>\*</sup> [126]. In the framework of the ADA the gate-source turn-off voltage,  $v_{\rm GS,off}$ , is defined as the potential applied to the top gate with respect to the source to reduce the channel width at the source to zero and is a function of the bottom gate potential. Equating the effective channel width at the source end of the channel to zero provides

$$a - \left[\frac{2\varepsilon_{\rm s}}{qN_{\rm d,t}} \left(\phi_{0,\rm t} - v_{\rm GS,off}\right)\right]^{1/2} - \left[\frac{2\varepsilon_{\rm s}}{qN_{\rm d,b}} \left(\phi_{0,\rm b} - v_{\rm BS}\right)\right]^{1/2} = 0$$
(4.12a)

which on solving for  $v_{\rm GS,off}$  gives

$$v_{\rm GS,off} = \phi_{0,t} - \phi_{\rm p,t} \left[ 1 - \left( \phi_{\rm p,b}^{-1} \phi_{\rm b} \right)^{1/2} \right]^2.$$
 (4.12b)

<sup>\*</sup>This is more often referred to, somewhat ambiguously, as the threshold voltage.

An analogous expression can also be defined for the bottom gate turn-off voltage as

$$v_{\rm BS,off} = \phi_{0,\rm b} - \phi_{\rm p,b} \left[ 1 - \left( \phi_{\rm p,t}^{-1} \phi_{\rm t} \right)^{1/2} \right]^2.$$
 (4.13)

# Model 2

Including the influence of  $v_{\rm DS}$  on the body-channel junction potential,

$$i_{\rm DS} \int_{x_{\rm S}}^{x_{\rm D}} \left( 1 + \frac{1}{\mathscr{C}_{\rm c}} \frac{\mathrm{d}\phi}{\mathrm{d}x} \right) \mathrm{d}x = en\mu_{\rm e} Za \int_{v_{\rm S}}^{v_{\rm D}} \left[ 1 - \sum_{s \in \{\mathrm{t},\mathrm{b}\}} \left( \frac{\phi_s - v_{\rm S} + \phi}{\phi_{\rm p,s}} \right)^{1/2} \right] \mathrm{d}\phi \qquad (4.14a)$$

$$i_{\rm DS}L + \frac{i_{\rm DS}}{\mathscr{C}_{\rm c}} \int_{v_{\rm S}}^{v_{\rm D}} \mathrm{d}\phi = en\mu_{\rm e}Za \left[ \int_{v_{\rm S}}^{v_{\rm D}} \mathrm{d}\phi - \sum_{s \in \{\mathrm{t},\mathrm{b}\}} \int_{v_{\rm S}}^{v_{\rm D}} \left( \frac{\phi_s - v_{\rm S} + \phi}{\phi_{\mathrm{p},s}} \right)^{1/2} \mathrm{d}\phi \right]$$
(4.14b)

$$i_{\rm DS} + \frac{i_{\rm DS} v_{\rm DS}}{L \mathscr{C}_{\rm c}} = \frac{e n \mu_{\rm e} Z a}{L} \left[ v_{\rm DS} - \sum_{s \in \{\rm t, b\}} \phi_{\rm p, s}^{-1/2} \int_{\phi_s}^{\phi_s + v_{\rm DS}} u^{1/2} \mathrm{d}u \right]$$
(4.14c)

from which it is determined that

$$i_{\rm DS} = \frac{G_0}{1 + \Xi v_{\rm DS}} \left\{ v_{\rm DS} - \frac{2}{3} \sum_{s \in \{\rm t, b\}} \phi_{\rm p, s}^{-1/2} \left[ (\phi_s + v_{\rm DS})^{3/2} - \phi_s^{3/2} \right] \right\}.$$
 (4.14d)

In the limiting case of  $\Xi = 0$ ,

$$\frac{\mathrm{d}i_{\mathrm{DS}}}{\mathrm{d}v_{\mathrm{DS}}} = G_0 \left[ 1 - \left(\frac{\phi_{\mathrm{t}} + v_{\mathrm{DS}}}{\phi_{\mathrm{p,t}}}\right)^{1/2} - \left(\frac{\phi_{\mathrm{b}} + v_{\mathrm{DS}}}{\phi_{\mathrm{p,b}}}\right)^{1/2} \right],\tag{4.15a}$$

giving a channel saturation voltage of

$$v_{\rm DS,sat} = \frac{\phi_{\rm p,b}\phi_{\rm p,t} - \phi_{\rm p,b}\phi_{\rm t} + \phi_{\rm p,t}\phi_{\rm b}}{\phi_{\rm p,b} - \phi_{\rm p,t}} \cdots$$
$$\cdots + \frac{2\phi_{\rm p,b}\phi_{\rm p,t}\left\{\phi_{\rm p,t} - [\phi_{\rm p,b}\phi_{\rm p,t} + (\phi_{\rm t} - \phi_{\rm b})(\phi_{\rm p,t} - \phi_{\rm p,b})]^{1/2}\right\}}{(\phi_{\rm p,b} - \phi_{\rm p,t})^2}.$$
(4.15b)

For  $\Xi > 0$ , an explicit solution for  $v_{\text{DS,sat}}$  is not possible; however, numerical methods can be employed to attain a suitable approximation to the true value. The NR method is a fast converging iterative technique whereby an increasingly better approximation to the root of a function of one dependent variable, f(x), can be attained after each successive iteration subject to an appropriate initial estimate,  $x_0$ . The approximate solution to the root of f(x)after n iterations is

$$x_n = x_0 - \sum_{k=0}^n \frac{f(x_k)}{f'(x_k)}.$$
(4.16)

An implicit requirement for this approach is that f(x) and its first derivative, f'(x), are





Figure 4.11

A comparison of the proposed JFET channel models, 1 and 2, with the conventional SPICE primitive (A), the Shockley model (B) and the Ding model (C), using the nominal parameters listed in Table 4.3, for  $v_{\rm BS} = 0$  V,  $v_{\rm DS} = v_{\rm DS,sat}$  and  $\Xi = 0$  V<sup>-1</sup>.

continuous along the path of convergence<sup>\*</sup>. As the root of the first derivative of  $i_{\text{DS}}$  with respect of  $v_{\text{DS}}$  is of interest, both the first and second derivative are required. Appropriate expressions for f and f' are therefore

$$\left\{1 - \Xi i_{\rm DS} G_0^{-1} - \sum_{s \in \{\rm t,b\}} \left[\phi_{\rm p,s}^{-1} \left(\phi_s + v_{\rm DS}\right)\right]^{1/2}\right\} (1 + \Xi v_{\rm DS})^{-1}$$
(4.17a)

and

$$\left\{-2\Xi f - \frac{1}{2}\sum_{s\in\{\mathrm{t,b}\}} \left[\phi_{\mathrm{p},s}\left(\phi_s + v_{\mathrm{DS}}\right)\right]^{-1/2}\right\} \left(1 + \Xi v_{\mathrm{DS}}\right)^{-1},\tag{4.17b}$$

respectively.

The value of  $v_{\text{GS,off}}$  suitable for this model is equivalent to the result determined for model 1.

#### Comparison

A comparison of the aforementioned models with the SPICE primitive [144] (A), Shockley model [63] (B) and Ding model [79] (C), is presented in Figure 4.11 using the parameter values listed in Table 4.3; these values where calculated based on the envisaged device channel dimensions of  $9 \,\mu\text{m}$  by 250  $\mu\text{m}$ , the nominal epilayer thicknesses and doping concentrations quoted by the wafer manufacturer, the measured Hall-effect electron mobility and the results of the model presented in §3.7 assuming uncompensated homogeneous epilayers.

The single-gated models, A and B, predict a lower  $v_{\text{GS,off}}$  than the remaining double-gate models. This can be overcome though use of an effective channel depth and would cause

<sup>\*</sup>Such functions are said to be well behaved.

# Table 4.3

Theoretically calculated nominal material specific compact model parameter values applicable to the fabricated devices under study, determined using the specifications from the wafer manufacturer and simulated conductivity values.

 Parameter
  $G_0$   $\phi_{0,t}$   $\phi_{p,t}$   $\phi_{p,b}$  

 Value
 5.27 mS
 2.94 V
 2.81 V
 7.93 V
 402 V

models 1 and B as well as models C and A to overlap for  $\Xi = 0 V^{-1}$ . Normalisation be used to demonstrate that model 1 provides a closer approximation to model 2 than does model C, increasingly so for modest  $\Xi$  or decreasing  $N_{\rm b}$ . The relationship between models C and 2 is analogous to the relationship between models A and B, affirming that model C will poorly represent changes in current for medium gate length JFETs when  $v_{\rm GS}$  is appreciably larger than  $v_{\rm GS,off}$ .

A visual illustration of the position dependent modulation of the channel is presented in Figure 4.12 for models B and 2. Solutions to the channel position, x, as a function of the proportion of drain-source potential at x,  $\phi_{xS}$ , are readily achieved through indefinite integration [63]. Assuming a constant low-field electron mobility along the entire channel to simplify the mathematics in this demonstration,

$$i_{\rm DS} = Zen\mu_{\rm e} \left\{ a - \sum_{s \in S} W_{{\rm n},s} \right\} \frac{{\rm d}\phi_{x\rm S}}{{\rm d}x}$$
(4.18a)

$$= Zen\mu_{e} \left\{ a - \sum_{s \in S} \left[ \frac{2\varepsilon_{s}}{eN_{d,s}} \left( \phi_{s} + \phi_{xS} \right) \right]^{1/2} \right\} \frac{\mathrm{d}\phi_{xS}}{\mathrm{d}x}$$
(4.18b)

$$= G_0 L \left\{ 1 - \sum_{s \in S} \left[ \frac{\phi_s + \phi_{xS}}{\phi_{p,s}} \right]^{1/2} \right\} \frac{\mathrm{d}\phi_{xS}}{\mathrm{d}x}$$
(4.18c)

$$i_{\rm DS} \int \mathrm{d}x = G_0 L \left\{ \int \mathrm{d}\phi_{x\rm S} - \sum_{s \in S} \int \left[ \frac{\phi_s + \phi_{x\rm S}}{\phi_{\rm p,s}} \right]^{1/2} \mathrm{d}\phi_{x\rm S} \right\},\tag{4.18d}$$

providing the general solution

$$x = \frac{G_0 L}{i_{\rm DS}} \left\{ \phi_{x\rm S} - \frac{2}{3} \sum_{s \in S} \phi_{\rm p,s}^{-1/2} \left( \phi_s + \phi_{x\rm S} \right)^{3/2} \right\} - \frac{C}{i_{\rm DS}}.$$
(4.18e)

Applying the boundary condition  $\phi_{xS} = 0$  at x = 0, the particular value for the integration constant becomes,

$$C = -G_0 L \left\{ \frac{2}{3} \sum_{s \in S} \phi_{\mathrm{p},s}^{-1/2} \phi_s^{3/2} \right\},\tag{4.18f}$$



Comparison of the channel potential, depletion and electric field profiles between the Shockley (B) and the proposed JFET model (2) assuming constant mobility for a 9 µm gate length device with 300 nm channel depth, using nominal parameters listed in Table 4.3.

giving a particular solution

$$x = \frac{G_0 L}{i_{\rm DS}} \left\{ \phi_{x\rm S} - \frac{2}{3} \sum_{s \in S} \phi_{\rm p,s}^{-1/2} \left[ \left( \phi_s + \phi_{x\rm S} \right)^{3/2} - \phi_s^{3/2} \right] \right\}.$$
 (4.18g)

After substituting for  $i_{\text{DS}}$ , the explicit solution for the relative position along the channel,  $0 \le x/L \le 1$ , as a function of  $\phi_{xS}$  becomes

$$\frac{x}{L} = \frac{\phi_{xS} - \frac{2}{3} \sum_{s \in S} \phi_{p,s}^{-1/2} \left[ (\phi_s + \phi_{xS})^{3/2} - \phi_s^{3/2} \right]}{v_{DS} - \frac{2}{3} \sum_{s \in S} \phi_{p,s}^{-1/2} \left[ (\phi_s + v_{DS})^{3/2} - \phi_s^{3/2} \right]}, \quad \text{for } 0 \ge \phi_{xS} \ge v_{DS}. \quad (4.18h)$$

where S equals  $\{t\}$  and  $\{t,b\}$  for model B and 2, respectively.

Figure 4.12b shows that encroachment of  $W_{n,b}$  into the channel epilayer due to  $\phi_{0,b}$  results in modest reduction of the active channel depth and is the reason for the difference in  $v_{\text{GS,off}}$ between the single- and double-gated models.  $\phi_{xS}$  is also seen to noticeably increase  $W_{n,b}$ above its equilibrium value, although to a much lesser extent than for  $W_{n,t}$ , thereby further lowering  $i_{\text{DS}}$  and  $v_{\text{DS,sat}}$  compared with model 1. As  $N_b$  reduces this effect will become less apparent and model 1 will become a better approximation of model 2. Model B can be seen as a limiting case of both models 1 and 2 valid when the buffer epilayer is semi-insulating.

#### Mobility

The average electric fields seen in Figure 4.12 are large enough to noticeably reduce the average channel mobility, and more so as  $v_{\text{GS}}$  is increased. The images also highlight the breakdown of the GCA and the non-physical nature of the expop which predicts an unrealistic asymptotic increase in  $\mathscr{C}$  to infinity at x = L; however, as this region is small compared to L it will not have a significant impact on the average value.

Figure 4.13 presents output and transfer characteristics for channel model 2 simulated using the nominal parameter values listed in Table 4.3. The effect of  $\Xi$  may be assessed by comparing the dashed and solid lines, denoting constant low-field mobility and field dependent mobility, respectively. For small  $v_{\rm DS}$  the average  $\mathscr{C}$  remains low enough to maintain the constant mobility approximation for all values of  $v_{\rm GS}$ . Also, for  $v_{\rm GS}$  close to  $v_{\rm GS,off}$  the channel is already close to pinch-off causing  $v_{\rm DS,sat}$  to be small and hence the average  $\mathscr{C}$  to remain relatively low, too. As  $v_{\rm GS}$  increases so does  $v_{\rm DS,sat}$ , allowing higher average values of  $\mathscr{C}$  to be achieved and causing a more pronounced reduction in  $i_{\rm DS}$ .

Figure 4.13b predicts large increases in  $v_{\text{GS,off}}$  with decreasing  $v_{\text{BS}}$ , with subsequent reductions in  $i_{\text{DS}}$  for fixed  $v_{\text{GS}}$ . This influence is extremely relevant for IC applications where devices are forced to share a common buffer epilayer. In the highly relevant case of an active loaded differential pair with shared current-sink, the bias dependent differences in  $v_{\text{BS}}$ between the amplifier loads and the sink require their aspect ratios to be carefully chosen to achieve a desire bias conditions. Such issues are discussed in detail in §5.3.



#### Figure 4.13

Comparison output conductance and transconductance characteristics, emphasising the effect of terminal bias and electric field dependent mobility, using the nominal parameter values listed in Table 4.3 for  $\Xi = 20 \,\mathrm{mV}^{-1}$  (solid lines) and  $\Xi = 0 \,\mathrm{V}^{-1}$  (dashed lines).

# **Output Resistance**

Two-dimensional technology computer aided design (TCAD) simulations were performed by Dr. Amit Tiwari of NU using representative material and geometric parameters for the fabricated devices in order to assess the validity of the GCA. The results presented in Figure 4.14 are in close agreement Figure 4.13 for  $v_{\rm DS}$  smaller than  $v_{\rm DS,sat}$ ; however, as expected, the underlying assumptions break down in saturation.



Technology computer aided design (TCAD) simulations for representative material and geometric parameters for the fabricated devices. Data courtesy of Dr. Amit Tiwari.



Figure 4.15

Room temperature experimental dynamic channel output resistance,  $r_{\rm o}$ , as a function of drain-source voltage,  $V_{\rm DS}$ , for pertinent gate-source voltages,  $V_{\rm GS}$ .

As in other SPICE-like FET models a channel length modulation (CLM) parameter,  $\lambda$ , is included with the proposed compact model<sup>\*</sup>. Experimental output resistance,  $r_{\rm o}$ , results presented in Figure 4.15 demonstrate that unlike the conventional SPICE CLM model the resistance increases with  $v_{\rm DS}$  above  $v_{\rm DS,sat}$  in a non-linear manner. Use of an effective voltage dependent CLM parameter

$$\lambda' = \frac{\lambda}{1 + \gamma \max\left(v_{\rm DS} - v_{\rm DS,sat}, 0\right)} \tag{4.19}$$

\*The origin of this symbol in SPICE likely stems from the fact that the parameter has units of reciprocal voltage and the corresponding capital letter  $\Lambda$  looks like an upside down V.



Figure 4.16

Comparison of the level 2 compact model with and without channel length modulation and expop smoothing expressions, using the channel length modulation parameters  $\lambda = 2 \times 10^{-2}$  and  $\gamma = 0.1$  and expop smoothing parameter value of  $\chi = 0.1$ .

was found to provide good agreement with experiment, where  $\gamma$  is an additional empirical CLM parameter.

While circuit simulators demand that  $i_{\rm DS}$  and channel conductance,  $g_{\rm ds}$ , be continuous while transitioning between the linear and saturation, the breakdown of the GCA within this region means the predicted behaviour is non-physical. The unnatural harshness of the transition can be reduced through use of a smoothing function that asymptotically limits the value of  $v_{\rm DS}$  to below  $v_{\rm DS,sat}$ , producing an effective  $v_{\rm DS}$  of

$$v_{\rm DS,eff} = \frac{2v_{\rm DS}}{\left[\left(1 - v_{\rm DS}/v_{\rm DS,sat}\right)^2 + \chi\right]^{1/2} + \left[\left(1 + v_{\rm DS}/v_{\rm DS,sat}\right)^2 + \chi\right]^{1/2}},\tag{4.20}$$

where the empirical parameter  $\chi \geq 0$  denotes the degree of softening, with a value around 0.1 providing suitable for agreement with experiment. Additional benefits of this approach is the reduced memory requirement during simulation as well as eliminating the potential discontinuity in the transition into saturation entirely which is particularly important while performing Fourier analysis in SPICE to determine an amplifier's total harmonic distortion (THD) [145]. Also, being odd symmetric, this function benefits from being suitable for forward and reverse mode of operation without modification [146].

A comparison JFET output characteristics with and without the further inclusion of the channel length modulation and expop smoothing expressions of the given by Equation 4.19 and Equation 4.20, respectively, is given in Figure 4.16; the dotted lines correspond with the solid lines shown in Figure 4.13. The characteristics closely follow those of the TCAD calculations shown in Figure 4.14.

#### Series Resistance

With reference to Figure 4.10, the series resistance appearing at the source and drain ends of the active channel are the sum of three independent parts.

The first the the contact resistance. A typical room temperature value of contact resistance, determined by the TLM for a 160  $\mu$ m contact width was found to be 8  $\Omega$ . Scaling this value to match the width of the JFETs under study provides an estimated value of

$$8\,\Omega imes rac{160\,\mu\mathrm{m}}{230\,\mu\mathrm{m}} = 5.6\,\Omega.$$
 (4.21)

The second component is the series resistance of the implanted region of the channel epilayer extending past the contact edge. Using an average sheet resistance from Figure 4.8a and photomask information provides an estimate of

$$775\,\Omega^{-1} \times \frac{3}{250} \Box = 9.3\,\Omega. \tag{4.22}$$

Total contact series resistance can therefore be estimate as

$$9.3\,\Omega + 5.6\,\Omega = 14.9\,\Omega. \tag{4.23}$$

The last is the resistances of the remaining non-self aligned regions either side of the channel. Accounting for the influence of oxidation on the lengths of the gate epilayer and the lengths of the non-self alignment regions defined in the photomasks, the nominal length of these regions, normalised by the length of the device channel will be approximately 0.34 and will be denoted by  $\hat{x}_{d}$  and  $\hat{x}_{s}$  between the drain and source, respectively. The process of isolating the gate and channel epilayers using a RIE step can result in varying amounts of vertical channel being removal. The relative depth of the channel epilayer either side of the remaining gate epilayer, normalised by the active channel depth,  $\hat{y}_{ds}$ , is expected to be in the range  $0.7 \leq y_{ds} \leq 0.9$  based on the specifications provided by the wafer manufacturer, with a nominal value of 0.87. The volume of semiconductor described by these relative lengths constitutes additional voltage dependent series resistances either side of the channel and may be determined using the value of  $G_0$ ,  $\phi_{0,b}$  and  $\phi_{p,b}$ .

The coupling of these parameters is highly desirable as the temperature coefficients can also be shared between the three regions. This imposes constraints to the model and helps to provide more physical values model parameters derived through curve fitting.

#### Leakage

The forward and reverse bias characteristics of a p-n diode structure are depicted in Figure 4.17 and highlight two unideal leakage mechanisms not accounted for by the ideal diode equation. In forward bias an additional leakage mechanism results in non-negligible current to flow as low as 1.5 V. The series resistance is initially very large, suggesting an effective area that is much smaller than the total junction area is contributing. Such characteristics have been linked to barrier height inhomogeneities caused by deep level interface traps [147]. Excess reverse bias leakage currents exhibiting a power law behaviour with exponents above



Experimental static p-n diode characteristics (points) and model fits (dashed lines) for a structure with cross sectional area  $4.59 \times 10^{-4} \,\mathrm{cm}^2$ .

unity<sup>\*</sup> have previously been linked to impurity precipitates<sup>†</sup> [148–151]. This can occur when dopants are introduced in excess of their solid solubility limit<sup>‡</sup> following which they agglomerate about existing defects and subsequently produce localised regions of enhanced electric field strength and hence an increase in the ionisation coefficients. Current is thus preferentially funnelled along discrete channels at these points known as microplasmas [9], with screw dislocations in the 4H–SiC having been identified as one such prominent cause [151].

For wide band gap semiconductors, in reverse bias either the recombination or prebreakdown avalanche current will dominate at any given bias and temperature; a log-log plot enables the power law dependence to be determined from the slopes of the characteristics [152]. At room temperature an average value of 3.62 was determined for the device in Figure 4.17b at all points, suggesting its dominance over the Shockley-Read-Hall (SRH) process.

An empirical model commonly used to describe the reverse bias avalanche breakdown effect in p-n junctions is given by [12]

$$i_{\rm st} = \frac{I_{\rm s}}{1 - (v_{\rm D}/V_{\rm b})^{\beta}}, \quad \text{for } v_{\rm D} < 0,$$
(4.24)

was found to provide excellent agreement with the experimental data, where  $V_{\rm b}$  and  $\beta$  are fitting parameters,  $I_{\rm s}$  is the reverse saturation current derived from the ideal diode equation and  $v_{\rm D}$  is the applied junction bias.

The experimental JFET characteristics exhibit the same characteristics as Figure 4.17b. The small junctions result in low currents which at room temperature are sub pA down to turn off and thereby have negligible influence on device performance. The extent of the

<sup>†</sup>Precipitates are agglomerations of intrinsic or extrinsic defects that expand about a nucleation point. <sup>‡</sup>Supersaturation.



Experimental gate current,  $i_{\rm G}$ , measured from a fabricated JFET with 9 µm gate length and 250 µm gate width, under drain-source bias,  $v_{\rm DS} = 10$  V, body-source bias,  $v_{\rm BS} = 0$  V between 100 °C and 400 °C.

<sup>\*</sup>Referred to as "soft" breakdown.

leakage current varied markedly between devices, suggesting an underlying material quality as opposed to a processing issue. Even at 400 °C the reverse bias leakage remains in the low nA range as shown in Figure 4.18. The increasing current offset at  $v_{\rm GS} = 0$  V suggests that the critical field for tunnelling reduces with temperature. As  $v_{\rm GS}$  increases the maximum field across the junction reduces below the critical field and the current reduces. The onset of forward bias diffusion current can be observed around 2 V at 400 °C, which can be taken as an upper limit for device operation.

#### Validation

A complete large-signal quasi-static JFET model, including static drain, gate, source and bulk series resistances,  $R_{\rm D}$ ,  $R_{\rm G}$ ,  $R_{\rm S}$ , and  $R_{\rm B}$ , respectively<sup>\*</sup>, and instantaneous gate-drain, gate-source, body-drain and body-source junction leakage currents,  $i_{\rm GD}$ ,  $i_{\rm GS}$ ,  $i_{\rm BD}$ ,  $i_{\rm BS}$ , respectively, is presented in Figure 4.19. The minor discrepancies are largely due to inconsistencies in the collected data for equivalent bias points taken from different sweeps; as measurement were performed simultaneously using the same equipment it is believed that self-heating is responsible for the differences.

The model was implemented in Synopsys HSPICE wherein a modified Levenberg-Marquardt algorithm  $(LMA)^{\dagger}$  was used to optimise the model parameters against experimental data. A comparison between simulated and experimental data for a JFET with  $L = 9 \,\mu\text{m}$  at 25 °C is shown in Figure 4.20 after the final optimisation stage. The data used in the fits were limited to regions of negligible leakage current so that the channel parameters could be optimised in isolation. The initial, intermediate and final parameter values determined by the fit are listed in Table 4.4. The initial estimate were selected based on calculated nominal values.

<sup>&</sup>lt;sup>†</sup>Non-linear functions require iterative methods to approximately determine the minimum point of the multi-dimensional error surface to within a given tolerance. The LMA is a robust and efficient method that harnesses the benefits of both the gradient-decent and Gauss-Newton methods [56].



Schematic illustration of the proposed quasi-static JFET compact model, including series resistances and junction leakage currents.

<sup>\*</sup>The large-signal resistance will differ the static resistances on account of the non-linear dependence of current with respect to applied voltage.



Figure 4.20

A comparison between experimental JFET measurements (points) and the complete proposed compact model (CM) with optimised parameters (lines) under various bias conditions at 25 °C. The utilised model parameters are listed in Table 4.4.

# Table 4.4

Process steps used to optimise the compact model parameters for a n-channel lateral depletion model JFET at 25 °C. Initial estimates were selected based on experimental measurements and theoretical calculations. The first optimisation stages was used to update the first-order parameters,  $G_0$ ,  $\phi_{\rm p,t}$  and  $\phi_{\rm p,b}$  only, with a second stage included the second-order effects. Parameters  $\phi_{0,t}$ ,  $\phi_{0,b}$ ,  $\hat{x}_{\rm d}$ ,  $\hat{x}_{\rm s}$  and  $R_{\rm c}$  were initialised to accurately determined values and held constant throughout the optimisation.

| Parameter                                     | Units              | Value   |          |          |
|-----------------------------------------------|--------------------|---------|----------|----------|
|                                               |                    | Initial | Update 1 | Update 2 |
| $G_0$                                         | mS                 | 5.27    | 5.09     | 5.07     |
| $\phi_{0,\mathrm{t}}$                         | V                  | 2.92    | -        | -        |
| $\phi_{0,\mathrm{b}}$                         | V                  | 2.81    | -        | -        |
| $\phi_{ m p,t}$                               | V                  | 7.93    | 8.62     | 8.61     |
| $\phi_{ m p,b}$                               | V                  | 402     | 340      | 321      |
| Ξ                                             | ${\rm mV^{-1}}$    | 20      | -        | 38.9     |
| $\lambda$                                     | $\mathrm{mV}^{-1}$ | 20      | -        | 45.6     |
| $\gamma$                                      | ${\rm mV^{-1}}$    | 100     | -        | 153      |
| $\chi$                                        | $10^{-1}$          | 1       | -        | 1.89     |
| $R_{ m c}$                                    | $\Omega$           | 15      | -        | -        |
| $\hat{x}_{\mathrm{d}},  \hat{x}_{\mathrm{s}}$ | 1                  | 0.34    | -        | -        |
| $\hat{y}_{\mathrm{ds}}$                       | 1                  | 0.87    | -        | 0.9      |

The range input for each parameter was limited to physically significant values; for example, the uncertainty in the channel depth and the epilayer doping concentrations provide value ranges for the top and bottom gate pinch-off voltages of [6.45:9.58] and [219:964], respectively. To avoid conflict between parameters appropriate values for  $\phi_{0,t}$ ,  $\phi_{0,b}$ ,  $\hat{x}_d$ ,  $\hat{x}_s$  and  $R_c$ , determined experimentally or theoretically, were fixed during the entire optimisation process. To to their dominant role in the model equations and their large uncertainty an initial optimisation was performed where the parameters  $G_0$ ,  $\phi_{p,t}$  and  $\phi_{p,b}$  due simultaneously updated (Update 1). These values were subsequently as the initial estimates in the second and final optimisation (Update 2), that included the second-order effect parameters.

## 4.4.3 Large-signal model

A complete large-signal model extends the quasi-static model to include parasitic capacitances as illustrated schematically in Figure 4.21. As the impedance of a capacitor is frequency dependent they introduce a limit on the bandwidth of a FET amplifier.

Capacitance is defined as the differential flow of charge with applied voltage. In a pn junction both the change in depletion width and the change in minority carrier densities contribute to the total capacitance, and are referred to as junction and diffusion capacitances,  $C_{\rm j}$  and  $C_{\rm d}$ , respectively [31]. For typically device operation  $C_{\rm d}$  will contribute negligibly to the total and can be ignored [17].

The  $C_j$  model originally proposed by Statz can be used to overcome the shortcomings of the diode-like models used in the SPICE primitive [144, 153], but requires careful treatment to incorporate it into a compact model. Following the approaches proposed by Divekar and Smith [154–156] the instantaneous gate-source and gate-drain charges,  $q_{\rm GD}$  and  $q_{\rm GS}$ ,



Schematic illustration of the proposed large-signal JFET compact model, including series resistances, junction leakage currents and charge storage.

respectively, can be represented by

$$q_{\rm GS} = \begin{cases} C_{\rm gs}(0) \left[ 2\phi_{0,\rm t} \left( 1 - \sqrt{1 - \frac{V_{\rm max}}{\phi_{0,\rm t}}} \right) + \frac{v_{\rm new} - V_{\rm max}}{\sqrt{1 - V_{\rm max}/\phi_{0,\rm t}}} \right], & \text{for } v_{\rm new} > {\rm FC}\phi_{0,\rm t} \\ 2C_{\rm gs}(0)\phi_{0,\rm t} \left( 1 - \sqrt{1 - \frac{v_{\rm new}}{\phi_{0,\rm t}}} \right), & \text{for } v_{\rm new} \le {\rm FC}\phi_{0,\rm t} \end{cases}$$

$$(4.25a)$$

and

$$q_{\rm GD} = C_{\rm gd}(0) v_{\rm eff,2},$$
 (4.25b)

where  $C_{\rm gd}(0)$  and  $C_{\rm gs}(0)$  are the equilibrium gate-drain and gate-source capacitances, respectively,

$$v_{\text{eff},1} = \frac{1}{2} \left( v_{\text{GS}} + v_{\text{GD}} + \sqrt{\left( v_{\text{GS}} - v_{\text{GD}} \right)^2 + \Delta_1^2} \right), \qquad (4.25c)$$

$$v_{\rm eff,2} = \frac{1}{2} \left( v_{\rm GS} + v_{\rm GD} - \sqrt{\left( v_{\rm GS} - v_{\rm GD} \right)^2 + \Delta_1^2} \right)$$
(4.25d)

$$v_{\rm new} = \frac{1}{2} \left( v_{\rm eff,1} + v_{\rm GS,off} + \sqrt{\left( v_{\rm eff,1} - v_{\rm GS,off} \right)^2 + \Delta_2^2} \right), \tag{4.25e}$$

and

$$V_{\max} = \min(FC\phi_{0,t}, V_{\max}). \tag{4.25f}$$

In reverse mode<sup>\*</sup> the values of  $q_{\rm GS}$  and  $q_{\rm GD}$  or should be swapped. Similar expressions can be attained for the bottom gate charges,  $q_{\rm BD}$  and  $q_{\rm BS}$ , by replacing the voltages  $v_{\rm GD}$ ,  $v_{\rm GS}$  and  $v_{\rm GS,off}$  with  $v_{\rm BD}$ ,  $v_{\rm BS}$  and  $v_{\rm BS,off}$ , respectively, and zero bias capacitances  $C_{\rm gd}$  (0) and  $C_{\rm gs}$  (0) with  $C_{\rm bd}$  (0) and  $C_{\rm bs}$  (0), respectively.

The fitting parameters  $\Delta_1$  and  $\Delta_2$  described the drop in capacitance close to channel turnoff. These values will be temperature dependent, but suitable values to provide agreement with experimental measurements at room temperature are approximately 0.5 V and 0.2 V, respectively.

# 4.4.4 Small-signal model

Circuit simulators construct small-signal models automatically by linearising the quasi-static or large-signal models at the predetermined operating point. The quasi-static small-signal model assuming no leakage is presented in Figure 4.22.

The transconductance,

$$g_{\rm m} = \left. \frac{\partial i_{\rm DS}}{\partial v_{\rm GS}} \right|_{\rm OP} = G_0 \left[ \frac{\sqrt{\phi_{0,\rm t} - V_{\rm GS} + V_{\rm DS}} - \sqrt{\phi_{0,\rm t} - V_{\rm GS}}}{\sqrt{\phi_{\rm p,\rm t}} \left(1 + \Xi V_{\rm DS}\right)} \right]$$
(4.26a)

<sup>\*</sup>In reverse mode operation the source terminal is held at a higher potential than the source.



Figure 4.22

Schematic illustration of the low-leakage quasi-static small-signal model for the proposed JFET compact model, where  $r_{\rm d}$  and  $r_{\rm s}$  are the dynamic drain and source series resistances, respectively,  $r_{\rm o}$  is the dynamic output resistance,  $v_{\rm gs}$  and  $v_{\rm bs}$  are the gate-source and body-source signal voltages, respectively, and  $g_{\rm m}$  and  $g_{\rm mb}$  are the transconductance and body-transconductance, respectively.

and body-transconductance,

$$g_{\rm mb} = \left. \frac{\partial i_{\rm DS}}{\partial v_{\rm BS}} \right|_{\rm OP} = G_0 \left[ \frac{\sqrt{\phi_{0,\rm b} - V_{\rm BS} + V_{\rm DS}} - \sqrt{\phi_{0,\rm b} - V_{\rm BS}}}{\sqrt{\phi_{\rm p,\rm b}} \left(1 + \Xi V_{\rm DS}\right)} \right], \tag{4.26b}$$

expressed here for model 2, are the small-signal parameters that quantify the ability of a FET to act as amplifier [145]. Plots of Equations 4.26a and 4.26b using the nominal parameters values listed in Table 4.3 are presented in Figure 4.23 as functions of gate-source and body-source bias voltages  $V_{\rm GS}$  and  $V_{\rm BS}$ , respectively. The results evidence the importance of using a model capable of accurately describing the body-effect.

The product of a FET's transconductance and output resistance,

$$r_{\rm o} = g_{\rm ds}^{-1} = \left. \frac{\partial v_{\rm DS}}{\partial i_{\rm DS}} \right|_{\rm OP} \tag{4.27}$$

is a figure of merit representing an upper limit for voltage gain. Experimental room temperature values for  $r_{\rm o}$  for a range of bias conditions were given in Figure 4.15. Under typical operation  $g_{\rm m}$  and  $r_{\rm o}$  are of the order of 1 mS and 100 k $\Omega$ , suggesting intrinsic gains in the region of 100.

To maintain the reverse bias of the body-channel p-n junction the substrate is usually connected to the most negative supply voltage in the circuit [90]. Unfortunately, this will result in an unwanted reduction in  $g_{\rm m}$ . Conversely, in §5.3 it will be shown that if the buffer layer is shared by all devices the voltage gain can be increased when depletion mode (DM) load devices with lower  $g_{\rm mb}$  are used, and in cases where this is the limiting factor its reduction with  $v_{\rm BS}$  can outweigh the reduction in  $g_{\rm m}$  of the amplifying transistor.

The intrinsic values of  $g_{\rm ds}$ ,  $g_{\rm m}$  and  $g_{\rm mb}$ , described by Equations 4.26 and 4.27, are affected



Figure 4.23

Intrinsic transconductance and body-transconductance for channel model 2 using the nominal parameter values listed in Table 4.3 for  $\Xi = 0 V^{-1}$ .

by the parasitic resistances. Externally observed values become [144]

$$g_{\rm ds,obs} \approx \frac{g_{\rm ds}}{1 + (r_{\rm s} + r_{\rm d}) \, g_{\rm ds}},$$
 (4.28a)

$$g_{\rm m,obs} \approx \frac{g_{\rm m}}{1 + r_{\rm s}g_{\rm m}}$$
 (4.28b)

and

$$g_{\rm mb,obs} \approx \frac{g_{\rm mb}}{1 + r_{\rm s} g_{\rm mb}},$$
(4.28c)

assuming the leakage current is small. A more detailed treated reveals that, for example,

$$g_{\rm m,obs} = \frac{\partial i_{\rm DS}}{\partial (v_{\rm GS} + v_{R_{\rm G}} + v_{R_{\rm S}})} \tag{4.29a}$$

$$= \left[\frac{\partial v_{\rm GS}}{\partial i_{\rm DS}} + \frac{\partial v_{R_{\rm G}}}{\partial i_{\rm DS}} + \frac{\partial v_{R_{\rm S}}}{\partial i_{\rm DS}}\right]^{-1}$$
(4.29b)

$$= \left[g_{\rm m}^{-1} + \frac{\partial v_{R_{\rm G}}}{\partial i_{R_{\rm G}}} \frac{\partial i_{R_{\rm G}}}{\partial i_{\rm DS}} + \frac{\partial v_{R_{\rm S}}}{\partial i_{R_{\rm S}}} \frac{\partial i_{R_{\rm S}}}{\partial i_{\rm DS}}\right]^{-1}$$
(4.29c)

$$= g_{\rm m} \left[ 1 + g_{\rm m} r_{\rm g} \frac{\partial i_{R_{\rm G}}}{\partial i_{\rm DS}} + g_{\rm m} r_{\rm s} \frac{\partial i_{R_{\rm S}}}{\partial i_{\rm DS}} \right]^{-1}$$
(4.29d)

$$\approx g_{\rm m} \left[1 + g_{\rm m} r_{\rm s}\right]^{-1}, \text{ for } i_{R_{\rm G}} \to 0, i_{R_{\rm S}} \to i_{\rm DS}$$
 (4.29e)

which in the more general form must be solved numerically.


#### Figure 4.24

Schematic illustration of the low-leakage high-frequency small-signal model for the proposed JFET compact model, where  $r_{\rm d}$ ,  $r_{\rm g}$ ,  $r_{\rm s}$  and  $r_{\rm b}$  are the dynamic drain, gate, source and bulk series resistances, respectively,  $r_{\rm o}$  is the dynamic output resistance,  $v_{\rm gs}$  and  $v_{\rm bs}$  are the gate-source and body-source signal voltages, respectively,  $g_{\rm m}$  and  $g_{\rm mb}$  are the transconductance and body-transconductance, respectively,  $g_{\rm gd}$ ,  $g_{\rm gs}$ ,  $g_{\rm bd}$  and  $g_{\rm bs}$  are small-signal conductances and  $q_{\rm gd}$ ,  $q_{\rm gs}$ ,  $q_{\rm bd}$  and  $q_{\rm bs}$  are signal charges.

The gate-drain and gate-source conductances,

$$g_{\rm gd} = \frac{i_{\rm gd}}{v_{\rm gd}} = \left. \frac{\partial i_{\rm GD}}{\partial v_{\rm GD}} \right|_{\rm OP} \tag{4.30}$$

and

$$g_{\rm gs} = \frac{i_{\rm gs}}{v_{\rm gs}} = \left. \frac{\partial i_{\rm GS}}{\partial v_{\rm GS}} \right|_{\rm OP} \tag{4.31}$$

are expected to be small on account of the very high resistance of the gate-channel depletion region, as will the body-channel conductances,  $g_{\rm bd}$  and  $g_{\rm bs}$ . The impedance of these junctions will reduce as the applied signal frequency is increased. The complete high-frequency smallsignal model including dynamic series resistances is given in Figure 4.24 where  $q_{\rm gd}$ ,  $q_{\rm gs}$ ,  $q_{\rm bd}$ and  $q_{\rm bs}$  define the lumped signal charges for the top and gate p-n junctions at the drain and source end of the channel and  $g_{\rm gd}$ ,  $g_{\rm gs}$ ,  $g_{\rm bd}$  and  $g_{\rm bs}$  are corresponding junction conductances.

#### 4.4.5 Thermal models

Semiconductor devices are highly sensitive to changes in temperature. The influence is exemplified for the NLDM JFETs under investigation by the experimental data (points) presented in Figure 4.25 which are presented alongside the corresponding optimised simulation results (lines) using the completed thermal model developed in this section; the parameters used are given in Table B.1. It is worth noting that the discrepancies in the model are primarily a result of inconsistency of the experimental data taken from different sweeps.

An expedient and commonly adopted approach to account for model variation with temperature is to independently model the device at every temperature of interest. One



#### Figure 4.25

Experimental variation in drain-source current,  $i_{\rm DS}$ , with temperature, T, between 25 °C and 400 °C at various bias conditions (points) and the optimised compact model simulation results determined using a multi-step modified Levenberg-Marquardt optimisation algormithms within HSPICE, following the process described in §4.4.2, for a nominal temperature,  $T_{\rm n}$ , of 25 °C (lines), whose parameters listed in Table B.1.

perceived benefit of this method is that each model parameter can be varied independently of one another; although, this can result in non-physical values being determined when performing global optimisation. Other downsides are the inflexibility for the user, the need for duplicate models and additional characterisation steps. In contrast, SPICE facilitates temperature variation by scaling pertinent model parameters based on deviation from the nominal temperature,  $T_n$ , at which they were specified; accordingly, the equations used to achieve this must be written in terms of these variables.

The remainder of this chapter is concerned with developing a set of appropriate equations and techniques to accurately account for material and device specific temperature effects observed in the SiC JFETs under study. Appropriate values in each case are presented in Table B.1. Modified values may arguably be used for IC resistors formed monolithically with the JFETs which utilise the channel epilayer.

### **Open-Channel Conductance**

The product of n and  $\mu_{e,0}$  in the channel region determines the temperature dependence of  $G_0^*$ . At high temperatures, where phonon scattering dominates in non-degenerate samples, a simple power law is usually sufficient to describe the variation of  $\mu_{e,0}$  [36]. This method is adopted in many SPICE models due to its computational efficiency, including the JFET primitive. A single power law dependence is, however, unsuitable for the wide temperature range of interest due to the varying significance of the different scattering mechanisms de-

<sup>\*</sup>While the channel volume will change due to thermal expansion the variables Z, a and L the amount will be small and have a negligible effect on the calculation.



Figure 4.26

Open-channel conductance thermal models: SPICE power law model (dashed line) and twin power law model with incomplete ionisation (solid line), given  $N_{\rm d} = 10^{17} \,{\rm cm}^{-3}$ ,  $T_{\rm n} = 300 \,{\rm K}, \ \mu_{\rm e,0}(T_{\rm n}) = 6 \times 10^{-2} \,{\rm m}^2 \,{\rm V}^{-1} \,{\rm s}^{-1}, \ \alpha = -2.5, \ \beta = 2.5 \text{ and } M = 0.5.$ 

picted in Figure 2.9a. A two part power law model has been found suitable for bulk SiC devices which avoids the complex calculations of Equation 3.68 [58, 157]. Incomplete ionisation of donors in SiC also has a noticeable effect in the temperature range of interest, as exemplified by Figure 3.3a. Combining both effects the relative change in  $G_0$  can be expressed as

$$G_0(T) = G_0(T_{\rm n}) \frac{n(T)}{n(T_{\rm n})} \frac{(1+M)(T/T_{\rm n})^{\alpha}}{1+M(T/T_{\rm n})^{\alpha-\beta}},$$
(4.32)

where  $\alpha < 0$ ,  $\beta > 0$  and  $M = \mu_1(T_n)/\mu_2(T_n)$  are a fitting parameter and n(T) and  $n(T_n)$  are calculated numerically for a set of donor and acceptor concentrations,  $N_d$  and  $N_a$ , respectively, using the computationally efficient methods developed in §3.8.

The dashed and solid lines in Figure 4.26 illustrate the standard SPICE model and the proposed model, respectively. Unlike the SPICE primitive JFET model, the proposed model is able to accurately predict  $G_0$  across a wide temperature range in a manner appropriate for SiC.

#### **Built-in Potentials**

A general method for determining  $\phi_0$  in a step junction is to find the distance between the equilibrium Fermi levels on each side of the junction,

$$\phi_0 = e(E_{\rm F,n} - E_{\rm F,p}). \tag{4.33}$$

The standard approach adopted by SPICE relies on the assumptions of complete ionisation, standard bands and that both regions are non-degenerate. While this model can be modified to adequately account for the first two points, the predictions become less accurate the more

the law of mass action is violated. A computationally efficient method for determining  $E_{\rm F,n}$  and  $E_{\rm F,p}$  that satisfies Equation 4.33 was proposed in §3.8 and is the approach adopted here; however, a modified version of the closed form expression used by SPICE does have the benefit of identifying the salient factors contributing the the variation and as such is briefly discussed.

Extending the SPICE model to account for incomplete ionisation, the SiC band structure and doping induced band gap variation [12, 144],

$$\phi_{0,t}(T) = \phi_{T}(T) \ln\left[\frac{p_{p0}(T)n_{n0}(T)}{n_{i,p}(T)n_{i,n}(T)}\right]$$
(4.34a)

$$=\phi_{\rm T}(T)\left\{\ln\left[\frac{p_{\rm p0}(T_{\rm n})n_{\rm n0}(T_{\rm n})}{n_{\rm i,p}(T_{\rm n})n_{\rm i,n}(T_{\rm n})}\right] + \ln\left[\frac{p_{\rm p0}(T)n_{\rm n0}(T)}{n_{\rm i,p}(T)n_{\rm i,n}(T)}\frac{n_{\rm i,p}(T_{\rm n})n_{\rm i,n}(T_{\rm n})}{p_{\rm p0}(T_{\rm n})n_{\rm n0}(T_{\rm n})}\right]\right\}$$
(4.34b)

$$=\phi_{0}(T_{\rm n})\left(\frac{T}{T_{\rm n}}\right)-\phi_{\rm T}(T)\ln\left[\frac{n_{\rm i,p}(T)}{n_{\rm i,p}(T_{\rm n})}\frac{n_{\rm i,n}(T)}{n_{\rm i,n}(T_{\rm n})}\right]+\phi_{\rm T}(T)\ln\left[\frac{p_{\rm p0}(T)}{p_{\rm p0}(T_{\rm n})}\frac{n_{\rm n0}(T)}{n_{\rm n0}(T_{\rm n})}\right]$$
(4.34c)

which after substituting in Equation 3.56c provides

$$=\phi_0(T_n)\left(\frac{T}{T_n}\right) - 3\phi_T(T)\ln\left(\frac{m^d(T)}{m^d(T_n)}\frac{T}{T_n}\right) - \phi_g(T_n)\left(\frac{T}{T_n}\right) + \phi_g(T)\cdots$$
$$\cdots + \phi_T(T)\ln\left[\frac{p_{p0}(T)}{p_{p0}(T_n)}\frac{n_{n0}(T)}{n_{n0}(T_n)}\right], \quad (4.34d)$$

where  $n_{\rm i,n}$  and  $n_{\rm i,p}$  are the intrinsic carrier concentrations in the n- and p-type regions and  $\phi_{\rm g} = \frac{1}{2} (\phi_{\rm g,p} + \phi_{\rm g,n})$  is the arithmetic mean band gap voltage calculated from the selfconsistently determined band gap voltages,  $\phi_{\rm g,n}$  and  $\phi_{\rm g,p}$ , in the n- and p-type regions, respectively,  $m^{\rm d} = (m_{\rm e}^{\rm d} m_{\rm h}^{\rm d})^{1/2}$  is the arithmetic mean density of states effective mass determined from the electron and hole density of states effective masses,  $m_{\rm e}^{\rm d}$  and  $m_{\rm h}^{\rm d}$ , respectively.

Equation 4.34c differs from that used by SPICE in three areas. The first is the inclusion of the thermal density of states effective mass ratio, the second is the implicit inclusion of doping induced band gap narrowing and the third is the logarithmically varying ratio of free carrier concentrations. In the case of a non-degeneracy being considered here the third and fourth arithmetic terms in Equation 4.34c will over balance the first to provide a significant portion of the reduction in  $\phi_0$  at low to moderate temperatures. Importantly, if the determined value for  $\phi_g(T_n)$  is incongruent with  $\phi_0(T_n)$  the model becomes erratic and unusable, thereby affirming the importance of doping on calculating  $\phi_g$ . The second term in Equation 4.34c has only a small influence at low temperature but becomes more important at high temperatures, enhanced by the influence of high energy bands and non-parabolicity expressed through the temperature dependence of  $m_e^d$  and  $m_h^d$  in Equation 3.51 and Equation 3.55, respectively. The last term is important across the entire temperature range and provides comparable influence as the other factors, thereby warranting its inclusion.

As the method by which the free carrier concentrations are calculated rely on the knowledge of  $E_{\rm F,p}$  and  $E_{\rm F,n}$  Equation 4.33 is a more suitable option than Equation 4.34. The alternative method proposed here solves Equation 4.33 numerically using the intermediate



#### Figure 4.27

Experimental (points) and simulated (lines) p-n junction built-in potentials for top and bottom gates,  $\phi_{0,t}$  and  $\phi_{0,b}$ , respectively, as a function of absolute temperature. Simulated values were achieved through by numerically solving a simplified charge neutrality equation using the Newton-Raphson method, assuming nominal doping concentrations and zero compensation.

values obtain during the calculation of the dopant ionisations using the NR method. The simulated results are presented in Figure 4.27 for both  $\phi_{0,t}$  and  $\phi_{0,b}$  assuming nominal doping concentrations and zero compensation.

Capacitance-voltage (CV) measurements performed on a lateral diode structure [17,126] provide validation of the contact potential model. Figure 4.28a presents a CV characteristic of the diode structure at room temperature. Under the condition of channel homogeneity, the quantity  $\phi_{0,t} - 2\phi_T$  can be deduced from the root of a linear fit line applied to  $C^{-2}$  vs. V data, as illustrated in Figure 4.28b [12]. The depletion region quickly encloses the epilayer with increasing reverse bias, causing the the narrow channel contributing a significant series resistance close to pinch-off. The minima seen around -3.5 V is a consequence of this and these artificial values in Figure 4.28b are correctly ignored [126]. Accordingly, it was determined that  $\phi_{0,t} = 2.92(1)$  V which is in excellent agreement with theory. The results of this experimental analysis are presented by points in Figure 4.27 and show excellent agreement with the theoretical model.

The slope can also be used to deduce the effective channel doping concentration

$$N_{\rm d,t} = -\frac{2}{e\varepsilon_{\rm s}} \left(\frac{\mathrm{d}C_{\rm j}^{-2}}{\mathrm{d}V}\right)^{-1} \tag{4.35a}$$

which given a uniformly doped gate epilayer of concentration  $N_{\rm a}$  suggests

$$N_{\rm d} = \frac{\sqrt{4N_{\rm a}N_{\rm d,t} + N_{\rm a}^2} - N_{\rm a}}{2}.$$
(4.35b)



#### Figure 4.28

Room temperature capacitance-voltage measurements for a lateral 4H–SiC step p<sup>+</sup>-n junction diode with cross sectional area  $4.59 \times 10^{-4}$  cm<sup>2</sup>. Experimentally extracted values for the contact potential and effective channel doping concentration, as determined from the root and slope of the linear fit of the inverse squared capacitance against voltage measurements, respectively, are included.

Accounting for the manufacturer specified uncertainty in  $N_{\rm a}$  it was determined that  $N_{\rm d} = 1.03(2) \times 10^{17} \,\mathrm{cm}^{-3}$  which is very close to the quoted nominal value of  $1 \times 10^{17} \,\mathrm{cm}^{-3}$ .

#### **Pinch-off Voltages**

Both  $\phi_{\rm p,t}$  and  $\phi_{\rm p,b}$  will vary with temperature predominantly on account of variation in the semiconductor permittivity,  $\varepsilon_{\rm s}$ . Published work suggests that  $\varepsilon_{\rm s}$  will increase with temperature in 4H–SiC in the temperature range of interest [158, 159]. The relative change in  $\phi_{\rm p,t}$  and  $\phi_{\rm p,b}$  may be attained experimentally by applying Equation 4.35a to a one-sided abrupt junction diode at different temperatures. As  $\phi_{\rm p,t}$  and  $\phi_{\rm p,b}$  are both inversely proportional to  $\varepsilon_{\rm s}$ ,

$$\frac{\phi_{\mathrm{p,t}}(T)}{\phi_{\mathrm{p,t}}(T_{\mathrm{n}})} = \frac{\phi_{\mathrm{p,b}}(T)}{\phi_{\mathrm{p,b}}(T_{\mathrm{n}})} = \frac{(\mathrm{d}C^{-2}/\mathrm{d}V)(T)}{(\mathrm{d}C^{-2}/\mathrm{d}V)(T_{\mathrm{n}})} \approx \frac{\varepsilon_{\mathrm{s}}(T_{\mathrm{n}})}{\varepsilon_{\mathrm{s}}(T)},\tag{4.36}$$

suggesting they should share a temperature coefficient. The true variation of  $\varepsilon_s$  will depend on thermal expansion and will be influenced by ionisation; however, the small variation observed, as presented in Figure 4.29, can be adequately modelled using a first order polynomial fit to experimental data given by the equation

$$\phi_{\rm p}(T) = \phi_{\rm p}(0) + \phi_{\rm p}(T_{\rm n})mT = \phi_{\rm p}(T_{\rm n})\left[1 + m(T - T_{\rm n})\right]. \tag{4.37}$$

The later form is concordant with the linear SPICE temperature model, wherein the temperature independent temperature coefficient is identified as the gradient of the line, m.



Figure 4.29

Relative change in measured pinch-off voltages with temperature, determined from the slopes of linear fits to experimental inverse squared capacitance against voltage measurements for a lateral 4H–SiC p<sup>+</sup>-n junction. The dashed line represents a linear fit to the experimental data.

#### Mobility-degradation

In the chosen velocity saturation model  $v_{\text{sat}} = \mu_{e,0} \mathscr{C}_c = \mu_{e,0} (L\Xi)^{-1}$  and it may be expected that a reduction in  $v_{d,\text{sat}}$  would require an increase in  $\Xi$ . Closer observation of the published experimental data of Khan *et al.* presented in Figure 2.10 reveals that at higher temperatures the field required to cause noticeable deviation from the constant mobility approximation increases with temperature [59]. As the devices under study experience only moderate fields the model being used is satisfied by a decrease in  $\Xi$  that can be appropriately modelled by a power law model as

$$\Xi(T) = \Xi(T_{\rm n}) \left(\frac{T}{T_{\rm n}}\right)^{\alpha}, \quad \alpha < 0.$$
(4.38)

where  $\alpha$  is a fitting parameter.

#### **Channel-length Modulation**

The default SPICE model takes no account of the temperature dependence of  $\lambda$ ; however, first-order polynomial models for  $\lambda$  [74],  $\gamma$  and  $\chi$ , similar in form to Equation 4.37, were found to improve agreement over the extended temperature range of interest.

#### Saturation Current

The ideal diode model makes several assumptions [144] although these are suitably valid for modelling gate-channel and body-channel leakage currents. Despite the large difference in

doping concentration between the gate and epilayers, due to the low degree of ionisation for Al acceptors in the gate epilayer, both electron and hole diffusion currents will both contribute noticeably to current density flowing across the gate-channel junction

$$J_{\rm s} = J_{\rm s,n} + J_{\rm s,p} = \left[\frac{eD_{\rm n}n_{\rm I,p}^2}{L_{\rm n}p_{\rm p0}} + \frac{eD_{\rm p}n_{\rm i,n}^2}{L_{\rm p}n_{\rm n0}}\right] \left(e^{\frac{eV}{k_{\rm B}T}} - 1\right).$$
 (4.39a)

The hole current injected from the gate will, however, be the larger of the two for the doping concentrations of interest here. Also, the slight difference in band gaps in the two epilayers due to band gap narrowing causes the junction to behave similarly to an ideal anisotype heterojunction, introducing an additional exponential dependence to the ratio of current components such that [9,12]

$$\frac{J_{\rm s,n}}{J_{\rm s,p}} \approx \frac{n_{\rm n0}}{p_{\rm p0}} \mathrm{e}^{-\Delta\phi_{\rm g}}.$$
(4.39b)

Although Equation 4.39a has a number of temperature dependent terms, the intrinsic carrier concentration tends to dominate, more so as the ionisation fractions approach unity [12].

The default SPICE thermal model for describing the reverse saturation current in a p-n junction is given by [144]

$$I_{\rm s}(T) = I_{\rm s}(T_{\rm n}) \left(\frac{T}{T_{\rm n}}\right)^{\rm XTI/N} e^{\frac{\phi_{\rm g}}{Nk_{\rm B}} \left(T_{\rm n}^{-1} - T^{-1}\right)},\tag{4.40}$$

where XTI and N are fitting parameters. It is not entirely suitable for 4H-SiC devices due to the untenable assumptions of complete ionisation, non-degeneracy and single carrier type. A improved model is given by

$$I_{\rm s}(T) = I_{\rm s}(T_{\rm n}) \frac{n_{\rm i,n}^2(T) n_{\rm n}^{-1}(T) + \alpha n_{\rm I,p}^2(T) p_{\rm p}^{-1}(T)}{n_{\rm i,n}^2(T_{\rm n}) n_{\rm n}^{-1}(T_{\rm n}) + \alpha n_{\rm I,p}^2(T_{\rm n}) p_{\rm p}^{-1}(T_{\rm n})},$$
(4.41)

where  $n_{\rm I,p}$  the the effective intrinsic carrier concentration in the gate epilayer and  $\alpha = (D_{\rm n}L_{\rm p})/(D_{\rm p}L_{\rm n})$ , provides and additional weighting factor.

#### Series Resistance

In SPICE the temperature dependence of the series resistances are modelled as first order polynomials, whose parameters have units of  $^{\circ}C^{-1}$  [144]. This provides a suitable arrangement for the contact resistances and is also adopted in the proposed thermal model. It should be noted that the gate and body series resistances will typically be much smaller than the resistance of the p-n junctions, provided they are biased at less than 2V, and so accurate values are not critical.

The temperature dependence of the additional channel series resistances, formed by the non-implanted non-self alignment regions, will be strongly temperature dependent. It's variation will, however, be implicitly included through the thermal models for the open-channel conductance and the bottom gate pinch-off and contact voltages used in its calculation. The

use of relative lengths also accounts for the change in channel volume due to thermal expansion. As such no additional model parameters are required for these regions. This has the additional benefit of providing appropriate parameter constraint during optimisation.

#### Capacitance

The zero bias capacitance used in both the SPICE diode model and the modified Statz model can be suitably scaled using the existing SPICE thermal model

$$C_{j0}(T) = C_{j0}(T_{\rm n}) \left[ 1 + \alpha m (T - T_{\rm n}) + m \left( 1 - \frac{\phi_0(T)}{\phi_0(T_{\rm n})} \right) \right], \tag{4.42}$$

where the grading coefficient, m, equals 0.5 for homogenous epilayers and  $\alpha$  is an additional fitting parameter. Its variation is only moderate as exemplified by Figure 4.30, showing experimental  $C_{\rm gs}$  at different values of  $V_{\rm GS}$  at 25 °C and 400 °C.

The variation the slope of the data around the turn-off points suggest that when the modified Statz capacitance model is used the values of  $\Delta_1$  and  $\Delta_2$  should be made temperature dependent. At the time of writing this feature is not currently implemented.

# 4.5 Summary

NLDM JFETs with gate lengths of 9 µm and gate widths of 250 µm have been realised using a commercial n-type 4H–SiC wafer with three layers of homo epitaxy and conventional planer processing techniques. The fabricated device displayed excellent long channel device characteristics with turn-off voltages and current densities consistent with bulk semiconductor theory. The output resistance in saturation showed strong non-linear channel and gate voltage dependence. Such characteristics are not accounted for the in the primitive SPICE



Figure 4.30

Experimental JFET gate-source capacitance,  $C_{\rm gs}$ , as a function of gate-source bias,  $V_{\rm GS}$  at 25 °C and 400 °C, using a measurement frequency of 100 kHz. Drain and body terminals were guarded (set to AC ground).

JFET compact model. The intrinsic voltage gain within the typical region of operation was determined as roughly 100. Non-ideal p-n junction leakage currents in forward and reverse bias were also identified and attributed to high field regions in the vicinity of defect agglomerations. The gate-channel reverse bias current was found to increase exponentially with temperature reaching a few nano amps at 400 °C under typical operating conditions. Operation at 400 °C was found to limit device operation for forward bias gate-source voltages of less than 2 V.

Annealed Ni/Ti contacts on  $2 \times 10^{19} \,\mathrm{cm}^{-3}$  doped N implanted layers provided sufficiently low contact resistance to the channel epilayer. Horizontal current flow through the contact side wall and the difference in sheet resistance under the contact were found to increase the determined value of the specific contact resistance determined from TLM test structures by as much as 10%. The lowest recorded value of specific contact resistance was  $1.90(50) \times 10^{-5} \,\Omega \,\mathrm{cm}^2$  with a corresponding sheet resistance of  $7.89(9) \times 10^2 \,\Omega/\Box$ . Inhomogeneity in sheet resistance and specific contact resistance was attributed to known processes variations that could be mitigated for large scale production.

Stacked annealed Al/Ti contacts on the  $2 \times 10^{19} \text{ cm}^{-3}$  Al doped epilayer provided an typical room temperature specific contact resistance of  $42(4) \text{ m}\Omega \text{ cm}^2$  and exhibited a strong thermionic emission component. While the contact resistances were relatively large at low temperature, the low leakage current under normal operation resulted in a negligible effect on device operation.

An accurate compact model has been developed in the framework of the GCA that is suitable for describing the electronic characteristics of the NLDM JFETs under study. Notable features include electric field dependent mobility, asymmetric twin gate operation and SiC specific thermal models. Efficient empirical corrections to the GCA near to and above pinch-off capable of providing close agreement with experiment were presented. A two part power law mobility model in combination with the efficient donor ionisation model presented in §3 was successful in modelling the resistivity of the channel epilayer between 25 °C and 400 °C using a minimal number of parameters. The gate-channel contact potential was experimentally determined between 25 °C and 400 °C and found to agree closely with the proposed theoretical model. A small but finite reduction in relative permittivity of 4H–SiC with temperature of about 2 % was simultaneously observed. The proposed compact model was implemented in Synopsys HSPICE wherein a modified LMA was used to optimise the model parameters against experimental data between 25 °C and 400 °C. Comparisons with experimental results demonstrate excellent agreement for a wide range of gate, body and channel biasing and temperatures.

# CHAPTER

5

# **Integrated Circuits**

# 5.1 Introduction

An integrated circuit (IC) is a collection of electronic circuits formed on a small piece of semiconductor. The resulting reduction of interface parasitics and the inherent consistency between devices formed in close proximity provide crucial performance advantages over circuits constructed from discrete components. The reduced dimensions and the ready means of simultaneous fabrication provide further practical and economic benefits [17].

A number of constraints are unfortunately imposed on the analogue IC designer. Large value coupling capacitors, for example, are not practically realisable and consequently direct coupling between amplifier stages is demanded. The temperature dependence of output bias voltages are therefore of significant importance in amplifier designs. Connections to shared regions of semiconductor can also undesirably alter device characteristics based on their position in the circuit and can be highly process and temperature sensitive. The fabrication process also restricts the type and behaviour of devices that can be implemented together, thereby limiting the scope of usable circuit topologies.

A number of difficulties also arise during development. A major inconvenience is that signals within ICs are impractical to measure, with current measurements proving to be extremely difficult. Importantly, circuit modification at the IC level require new photomask designs and repeat fabrication in-between testing which is costly and can take many months to complete.

Computer simulations provide a cost effective and time efficient method for validating a circuit topology prior to fabrication. Simulation Program with Integrated Circuit Emphasis (SPICE), originally developed in the early seventies<sup>\*</sup> at University California at Berkley by Professor D. O. Pederson and his students, is the *de facto* class of electronic design automation (EDA) software employed for this task [144]. Its strength lies in applying suitably accurate device models in order to validate hand designed circuits [145]. The more detailed analysis can additionally be used for efficient circuit optimisation of component values and model parameters based on experimental data. As with most EDA based software, however, SPICE is concordant with the adage 'garbage in, garbage out'.

<sup>\*</sup>During this time programmes were stored on punch cards and even now the archaic terms *deck* and *card* are still used to denote a netlist file and statement, respectively.

The functionality and versatility of operational amplifiers (op-amps) make them an extremely desirable component for use in various kinds of high performance circuits. Utilising the accurate IC compatible junction field effect transistor (JFET) compact model developed in §4 this chapter outlines a design for a stable monolithic 4H–SiC high temperature op-amp. The discussion is broken into three parts, specifically common source (CS) amplifiers, differential amplifiers and voltage buffers with and without direct current (DC) level shifting. Techniques for achieving stable operation across a wide temperature range are identified. Particular attention is given to influence of the body-effect on voltage gain and operating point (OP) stability.

In the remainder of this chapter the standard convention used for symbolising voltages and currents has been adopted. An instantaneous value is denoted by a lower case letter, vand i, respectively, with upper case subscripts and represents the sum of a DC bias value, denoted by a corresponding uppercase letter and subscripts, and an alternating current (AC) signal, represented by a lowercase letter and subscripts; e.g., the instantaneous voltage between the gate and source terminals of a JFET,  $v_{\rm GS}$ , is the sum of the bias voltage,  $V_{\rm GS}$ and signal voltage,  $v_{\rm gs}$  [88].

# 5.2 Devices

The adopted component symbols for the IC n-channel lateral depletion-mode (NLDM) JFET and resistor used in the circuit schematics throughout the remainder of this chapter are depicted in Figure 5.1. The drain, gate, source and body terminals denoted by the letters D, G, S, and B, respectively. The IC resistor differs from the JFET only in the omission of the top gate and the channel geometry and therefore related parameter sets based on fits to experimental data of a  $9 \,\mu\text{m}$  by 250  $\mu\text{m}$  JFET were adopted for the simulations. All length and width scaling is performed relative to these values with dependent parameters updated accordingly.

It is important to note that transistors and resistors sharing a common buffer epilayer without electrical isolation have a common body potential that must be chosen to ensure the channel-body junction of all devices remain reverse biased [145]. This value is limited both by supply availability and the apparent voltage dependence of the reverse bias leakage current.



# Figure 5.1

N-channel integrated circuit component symbols. Drain, gate, source and body terminals are denoted by D, G, S and B, respectively.



Figure 5.2

Single-supply JFET common-source amplifier with (a) passive and (b) active load configuration, with body-source voltage fixed at 0 V.

# 5.3 Common-Source Amplifier and the Body Effect

An instantaneous input voltage,  $v_{\rm I}$ , applied to the gate of a JFET will modulate the current through its channel<sup>\*</sup>. This effect is quantified for small changes by the transistor's transconductance,  $g_{\rm m}$ . It was shown in §4.4.4 that this value depends strongly on the biasing conditions and will in general be limited by power dissipation, supply voltage availability and the ability to maintain a high impedance gate-channel junction [161].

Passing the resulting current through a resistance attached between the JFET's drain terminal and a positive DC supply voltage,  $V_{\rm DD}$ , as illustrated in Figure 5.2a<sup>†</sup>, produces a corresponding instantaneous output voltage,  $v_{\rm O}$ . This arrangement describes the CS amplifier configuration<sup>‡</sup>. The choice of resistance is important for achieving adequate voltage gain,

$$A_{\rm v} = \frac{\mathrm{d}v_{\rm O}}{\mathrm{d}v_{\rm I}} = \lim_{v_{\rm i} \to 0} \frac{v_{\rm o}}{v_{\rm i}} \tag{5.1}$$

whilst establishing a suitable OP. A resistor, when used for the task of current-to-voltage conversion, is referred to as a *passive* load. Ohm's law suggests a high value should be used to maximise the change in output voltage; however, finite supply voltages and the need to maintain an appropriate OP limit the range of suitable values in any given design. Specifically, the resistor's static resistance must allow the JFET to remain in saturation  $(v_{\rm DS} > v_{\rm DS,sat})$  in addition to providing sufficient output signal swing. A second depletion mode (DM) JFET can replace the resistor, as illustrated in Figure 5.2b, and is appropriately referred to as an *active* load. A major benefit is that if biased in saturation its dynamic resistance, important for small-signal analysis, can be much larger than the static resistance which is important for establishing the DC OP. One distinct consequence of using active loads, however, is the introduction of an additional voltage burden with the undesirable effect of reducing the positive output voltage swing.

<sup>\*</sup>Despite the relatively large ionisation energies for Al and N dopants, the quasi-static approximation for the depletion width has been found experimentally to be a suitable for SiC for frequencies up to several hundred MHz [160].

<sup>&</sup>lt;sup>†</sup>The convention of using arrowheads to denote DC supplies has been adopted [90].

<sup>&</sup>lt;sup>‡</sup>The source terminal appears as a signal ground to both input and output signals.



#### Figure 5.3

Single-supply JFET common-source amplifier with (a) passive and (b) active load configuration, for body coupled devices.

When an electrically common body epilayer is adopted the configurations in Figure 5.2 must be changed to those in Figure 5.3. The single consequence of this change is that a finite body-source voltage,  $v_{\rm BS}$ , is introduced to the load transistor and is equal to the negative of the output voltage. The detrimental influence of this change on the OP stability and voltage gain will be discussed in detail.

It is necessary to first discuss the methods and consequences for establishing connections between devices. All resistor and JFET channels are fabricated from the same epilayer and thus connections can be performed in one of two ways, as illustrated in Figure 5.4 for a pair of drain-source-coupled JFETs. An equivalent circuit for each configuration between the active channel edges is included, wherein  $R_{\rm D}$  and  $R_{\rm S}$  denote drain and source contact resistances, respectively, while  $R_{x_{\rm D}}$  and  $R_{x_{\rm S}}$  denote the resistance of the non-self alignment regions at the drain and source end of an active device channel, respectively.

In Figure 5.4a each device channel is electrically isolated and an interconnect is placed between the contacts of the adjacent devices. The resistance and temperature dependence



Figure 5.4 Interconnect configurations and equivalent circuits for drain-source coupled JFETs.

of the interconnecting metal should be negligible in comparison and is omitted from the equivalent circuit model. Directly connecting the device channels will remove the voltage burden of  $R_{\rm D}$  and  $R_{\rm S}$ ; however, if a voltage sensing contact is placed between the devices, as in Figure 5.4b, an additional resistance,  $R_{\rm imp}$ , is introduced on account of the resistivity of the implanted region under it. Assuming that the input impedance for all of the devices sensing  $v_{\rm O}$  remain large and the transfer length for current flow into the contact is much smaller than the contact length this will appear in parallel with the series combination of  $R_{\rm D}$  and  $R_{\rm S}$ . In Figures 5.2b and 5.3b the effective resistance appears in the voltage feedback path of the load transistor, J<sub>2</sub>. As the combined temperature dependence differs from that of  $R_{\rm S}$  alone a disparity between the source degradation of the two transistors is created and will thereby constitute a drift of bias voltage,  $V_{\rm O}$ , in response to a change in temperature. To circumvent this the arrangement in Figure 5.4a is adopted in the following simulations.

Goal based optimisation of the load device was performed at 400 °C for each circuit in Figure 5.2 and Figure 5.3 with the intent of maximising the open-circuit voltage gain,  $A_{\rm vo}$ , while simultaneously maintaining sufficient large-signal swing. The values were subsequently used to calculate  $A_{\rm vo}$  and  $V_{\rm O}$  as a function of temperature, T, between 25 °C at 400 °C. The results of the SPICE simulations for each circuit in Figure 5.2 and Figure 5.3 are presented in Figure 5.5 by dashed and solid lines, respectively. Low-frequency<sup>\*</sup> large-signal voltage transfer characteristics (VTCs) at 25 °C and 400 °C, denoted by blue and red lines, respectively, are included to illustrate the input and output signal ranges and linearity at the temperature extremes.

For the circuit in Figure 5.2a the appropriate open-channel resistance for  $R_1$  was determined to be approximately  $2 k\Omega$ , providing a maximum value of  $|A_{vo}|$  of around  $3.10^{\dagger}$  at 400 °C with a minimum of 2.86 at about 70 °C. Slightly higher values were achievable by using of larger values for  $R_1$  but came at the expense of compromising the negative output voltage swing.

Following the bias point calculations, large-signal equivalent circuits can be replaced with their representative small-signal equivalent circuit. Linear element values<sup>‡</sup> are subsequently used within an incremental linear model where standard frequency domain analysis techniques can be applied [144, 145]. The low values of  $|A_{vo}|$  for the CS amplifier with passive load can be understood from the familiar small-signal expression<sup>§</sup>

$$A_{\rm vo} = -g_{\rm m,1}(r_{\rm o,1} \parallel r_{\rm o,2}) \approx -g_{\rm m,1}r_{\rm o,2},\tag{5.2}$$

where  $g_{m,1}$  represents the transconductance of the JFET,  $r_{o,1}$  the output resistance of the JFET and  $r_{o,2}$  the output resistance of the load resistor.

A benefit of using on chip resistors is that their resistivity follows the same temperature dependence of a JFET channel. This has been previously exploited in similar fixed biased CS SiC JFET amplifiers to provide a relatively stable low-frequency voltage gain for tem-

<sup>\*</sup>During DC analysis all physical and equivalent circuit capacitors are removed from the circuit [144].

<sup>&</sup>lt;sup>†</sup>The output signal is 180° out of phase with the input, thereby providing a negative voltage gain.

<sup>&</sup>lt;sup>‡</sup>The linearisation of the non-linear functions is achieved via a first order truncated Taylor series expansion about the OP.

<sup>&</sup>lt;sup>§</sup>The total of the resistors in parallel is the reciprocal of the sum of the reciprocals.



(i) Voltage transfer characteristics at 25 °C (blue) and 400 °C (red), (ii) DC output voltage,  $V_{\rm O}$ , for  $V_{\rm I} = 0$  V and (iii) low-frequency open-circuit voltage gain,  $A_{\rm vo}$  for the (a) passive and (b) active common-source amplifier configurations in Figure 5.2 (dashed lines) and Figure 5.3 (solid lines).



(a) before source absorption



(b) after source absorption

## Figure 5.6

Small-signal model for the circuits in Figures 5.3a and 5.3b (a) before and (b) after applying the source absorption theorem.

peratures between 25 °C and 500 °C [4,84]. The reason this consistency is that  $r_{0,2}$  increases with temperature at approximately the same rate that the transistors  $g_{\rm m}$  decreases. The reported values of gain are comparable to the present simulations which is to be expected based on the similarity of the device structures.

The amplification of AC signals demands that the OP of each amplifier stage maintains sufficient signal swing<sup>\*</sup>. Direct-coupled amplifiers are more challenging and require that the output bias voltage remains independent of temperature. While the gain of the passive loaded CS amplifier was found to remain relatively stable the output is seen to undesirably deviate by almost 1.7 V between 25 °C and 400 °C.

IC resistors on a shared region of semiconductor are subject to the body-effect. Considering the fixed bias CS amplifier with passive load in Figure 5.3a, the resistor will again operate analogous to a three terminal JFET, however, in this case with its gate tied to ground [90]. While the body-source voltage,  $v_{\rm BS}$ , of J<sub>1</sub> remains zero the  $v_{\rm BS}$  of R<sub>1</sub> will equal  $-v_{\rm O}$ , resulting in a continuous altering of the OP in response to input signal,  $v_{\rm i}$  [145].

The low-frequency small-signal equivalent model for Figure 5.3a is given in Figure 5.6a wherein subscripts 1 and 2 relate to  $J_1$  and  $R_1$ , respectively. A signal voltage  $v_{bs,2}$  is present which results in an additional change in drain current  $g_{mb,2} v_{bs,2}$ , where  $g_{mb,2}$  is the body-transconductance of the load [90]. The source absorption theorem states that during small-signal analysis a voltage controlled current source, whose control voltage appears across its terminals, can be replaced by an equivalent impedance,  $g_{mb,2}^{-1}$ , as in Figure 5.32 [90]. From

<sup>\*</sup>Linear amplification, devoid of distortion, requires also that the variation of the output voltage be linear.

Figure 5.6b expressions for the output and input signals can be identified as Figure 5.6b.

$$v_{\rm o} = -g_{\rm m,1} v_{\rm gs,1} \left( g_{\rm mb,2}^{-1} \parallel r_{\rm o,1} \parallel r_{\rm o,2} \right)$$
(5.3a)

and

$$v_{\rm i} = v_{\rm gs,1},\tag{5.3b}$$

respectively, producing a small-signal open-circuit voltage gain of

$$A_{\rm vo} = \frac{v_{\rm o}}{v_{\rm i}} \tag{5.3c}$$

$$= -g_{\mathrm{m},1} \left( g_{\mathrm{mb},2}^{-1} \parallel r_{\mathrm{o},1} \parallel r_{\mathrm{o},2} \right)$$
(5.3d)

$$= -\frac{g_{\rm m,1}}{g_{\rm mb,2} + r_{\rm o,1}^{-1} + r_{\rm o,2}^{-1}}$$
(5.3e)

As a consequence of the body-effect the optimised value for the open channel resistance for  $R_1$  was recalculated as the lower value of  $1.70 \text{ k}\Omega$ . This can be understood to result from the additional encroachment of the body-channel depletion region,  $W_{n,b}$ , into the channel which thereby reduces the active channel volume. Due to the presence of the small-signal resistance  $g_{mb,2}^{-1}$  the optimised value of  $|A_{vo}|$  was found to reduce to 2.75 at 400 °C with a minimum of 2.64 around 100 °C. The minor discrepancy between these values and the similarly between the dashed and solid lines in Figure 5.5a suggests that  $r_{o,2}$  is still the dominant factor for achieving a large voltage gain.

The deviation of  $V_{\rm O}$ , as seen in Figure 5.5a, was not strongly affected by the body-effect in this arrangement which remains undesirably large.

It should be noted that the increase in  $v_{\rm O}$  for  $v_{\rm I}$  above 2 V in the VTC is due to excessive leakage current through the gate of J<sub>1</sub> after becoming sufficiently forward biased. This restricts the bias voltage that may be placed on the source of J<sub>1</sub> to larger than -2 V above that of the gate.

The low gain and strong OP temperature dependence, with and without body-effect present, suggests that passive loads are not a suitable option for use in high temperature SiC IC op-amps, despite the suggestions made by Patil *et al.* [162].

When an active load used, as in Figure 5.2b, the symmetry of the circuit dictates the optimal choice is to use matched JFETs in order to maximise voltage gain and signal swing. With reference to Figure 5.5b, while  $|A_{\rm vo}|$  was found to vary between 33.4 and 20.7 between the low and high temperature extremes, respectively,  $V_{\rm O}$  remained insensitive to temperature, fixed at  $V_{\rm DD}/2 = 7.5$  V. This is an extremely desirable result.

The magnitudes of the gains are consistent with the small-signal expression

$$A_{\rm vo} = -g_{\rm m,1}(r_{\rm o,1} \parallel r_{\rm o,2}) \tag{5.4a}$$

$$= -\frac{1}{2}g_{m,1}r_{o,1}, \text{ for } J_1 \equiv J_2,$$
 (5.4b)



Figure 5.7

Qualitative voltage transfer characteristic of a common-source JFET amplifier with active

depletion mode JFET load. The numbered regions refer to the operating state of each device, as described in [90], with region III the desired operating point for achieving high gain linear amplification.

where subscripts 1 and 2 relate to  $J_1$  and  $J_2$ , respectively. This is found to be half of the intrinsic gain of the  $J_1^*$ .

An important observation is that the output voltage swing is limited in both the positive and negative directions. Moving from a negative to a positive value of  $v_{\rm I}$  the four distinct regions of operations are [90]

**Region I**  $J_1$  is off,  $J_2$  in linear region,

**Region II**  $J_1$  in saturation region,  $J_2$  in linear region,

**Region III**  $J_1 \& J_2$  in saturation region,

**Region IV**  $J_1$  in linear region,  $J_2$  in saturation region.

which are qualitatively illustrated in Figure 5.7.

High gain, linear amplification is attained only in Region III where both transistors are in saturation [90]. The total output range therefore is restricted to at most  $V_{\rm DD}-2v_{\rm DS,sat}$ . From the circuit in Figure 5.5b with the single supply voltage of 15 V the maximum output voltage swing at 400 °C for achieving linear amplification is only  $\pm 2.5$  V. This can be improved through use of a larger supply voltage, use of self-aligned devices or operating the transistors in reverse bias. The primary issue in each of these cases is availability, fabrication limitations and reduction in  $g_{m,1}$ , respectively. The influence of  $r_{o,2}$  on  $A_{vo}$  can be reduced by using a cascoded transistor as a current buffer; however, this would introduce an additional voltage burden and hence demand a larger supply to achieve a reasonable output voltage swing.

In contrast to Figure 5.2b the finite  $v_{BS,2}$  present in Figure 5.3b will alter the active channel resistance of J<sub>2</sub> analogous to the case of the passive load. In order to maintain both J<sub>1</sub> and J<sub>2</sub> in saturation J<sub>2</sub> can be scaled to decrease its open-channel resistance. Importantly, the resistance  $R_S$  and  $R_{x_S}$  will both reduce if the width, Z, is increased. This would again

<sup>\*</sup>The intrinsic voltage gain represents the maximum voltage gain achievable from a single transistor

introduce a temperature coefficient to  $V_{\rm O}$  through the alteration of the  $v_{\rm GS}$  degeneration of J<sub>2</sub>. The correct volume of active channel to provide the correct resistance and hence current to achieve the desired OP can instead be attained by reducing the channel length, L, of J<sub>2</sub>. The downside of this is that  $\Xi$  is expected to be inversely proportional to L, thereby introducing an alternative, although smaller, temperature dependence to  $V_{\rm O}$ .

An appropriate gate length scaling to maximise voltage gain and signal swing at 400 °C was determined to be 0.512, providing an absolute gate length of 4.61 µm. In this case, the maximum value for  $|A_{\rm vo}|$  at 400 °C was determined as only 5.13, approximately a quarter of the result for isolated devices at this temperature and comparable to the value attained when utilising a passive load. The value at 25 °C provided only a marginal increase to 5.53, roughly one sixth of the value for isolated devices at this temperature. More importantly the  $V_{\rm O}$  range was determined as approximately 460 mV. This is far in excess of typical DC signals of interest for amplification and therefore not directly suitable for use in an IC op-amp intended to operate across a wide temperature range.

On account of  $v_{\rm GS,2}$  and  $v_{\rm BS,1}$  being zero in Figure 5.3b its small-signal model is identical to Figure 5.6 as previously derived for the resistive load with body-effective included. In this case, however, the value of  $r_{\rm o,2}$  for the active load is much larger. The ideal voltage gain of Equation 5.4b is no longer achieved and instead Equation 5.3e must again be used. Comparing the VTCs in Figure 5.5b it is clear that for the current device specification  $g_{\rm mb,2}^{-1} \ll (r_{\rm o,1} \parallel r_{\rm o,2})$  with the result that  $A_{\rm vo} \approx -g_{\rm m,1}/g_{\rm mb,2}$ . Consequently, in order to sizeably increase  $|A_{\rm vo}|$  it is required that  $g_{\rm mb,2}$  be first reduced.

Provided the body-effect can be sufficiently reduced and accounted for, the relatively high, moderately stable voltage gain and a temperature independence of  $V_{\rm O}$  suggest that a CS amplifier with an active load is a highly suitable option for use in IC op-amps. Two solutions have been identified to simultaneously overcome the issues imposed by the body-effect. The first is to mitigate the influence of the common epilayer by making it intrinsic, as is done in silicon-on-insulator (SOI) technology. This adds extra costs to the fabrication and can introduce additional complications if the quality of the intrinsic epilayer and its interface with the channel epilayer is poor [163]. Also, while semi-insulating substrate provides reasonable isolation between devices, those in close proximity are susceptible to cross talk [95]. The better solution is to electrically isolate the devices by performing a reactive ion etching (RIE) through the body epilayer to the substrate. This can be achieved using traditional RIE techniques. Each device or group of devices would subsequently remain electrically isolated from the substrate via the body-substrate p-n junction and suitably electrically isolated from one another by back-to-back body-substrate p-n junctions, effectively eliminating the issue of cross-talk. The body and source contacts of each device can then be tied together if so desired and so long as the substrate is connected to the lowest potential in the circuit each isolating junction will remain in reverse bias.

The proposed arrangement can be further exploited through placement of a  $p^+$  epilayer between the body and the channel epilayers to create a more efficient second gate. This can subsequently be coupled to the top gate, thereby enhancing the transconductance and thus intrinsic voltage gain of each device.

Both options introduce additional costs to the fabrication process. It is therefore prudent



SPICE simulated device characteristics for a 9 µm by 250 µm SiC JFET using the experimentally determined value of bottom gate pinch-off voltage (dashed lines) and the maximum nominal value 1 kV (solid lines) for various values of  $v_{\rm DS}$ ,  $v_{\rm GS}$  and  $v_{\rm BS}$ .

to first assess the influence of the body-effect after the body epilayer doping concentration has been reduced to the lowest value offered by Cree for its standard epilayer specification, which at the time of writing is  $9 \times 10^{14} \text{ cm}^{-3}$  [125].

The reduction of the body doping concentration,  $N_{\rm b}$ , will have the effect of increasing the pinch-off voltage for the bottom gate,  $\phi_{\rm p,b}$ , to roughly 1 kV. The value of  $\phi_{0,\rm b}$  will also change slightly but will have far less of an influence. The simulated device characteristics for the previously optimised 9 µm by 250 µm JFET before and after increasing  $\phi_{\rm p,b}$  is given in Figure 5.8 for various biasing conditions. By increasing  $\phi_{\rm p,b}$  the encroachment of the bodychannel depletion region into the channel decreases, having the effect of making the turn-off voltage applied to the gate,  $v_{\rm GS,off}$ , more negative and increasing the channel current,  $i_{\rm DS}$ . The influence of  $v_{\rm BS}$  on  $i_{\rm DS}$ , in the absolute sense, is also significantly reduced. The nonlinear dependence of  $i_{\rm DS}$  on  $v_{\rm BS}$  allows its sensitivity to now be decreased to more acceptable levels using only modest negative  $v_{\rm BS}$ . If  $V_{\rm O}$  is selected as 7.5 V and an additional supply voltage,  $V_{\rm SS} = -15$  V, is attached to the body epilayer, as in Figure 5.9a, the resulting  $V_{\rm BS}$ of an active load transistor will increase to -22.5 V. Not only does this help stabilise  $V_{\rm O}$ , it also provides a significant reduction in the  $g_{\rm mb}$  of an load device J<sub>2</sub>, thereby resulting in an increase of  $|A_{\rm vo}|$  in an active loaded CS amplifier with body-coupling.

The previous SPICE simulations were repeated for the circuit in Figure 5.9a assuming the new value for  $\phi_{\rm p,b}$ . The optimised channel length scaling for the load at 400 °C was found to increase to 0.822, or around 7.4 µm in absolute value. The subsequent analyses are presented in Figure 5.10a. The VTCs are found to more closely follow the results for the isolated active loaded CS amplifier at both 25 °C and 400 °C with  $|A_{\rm vo}|$  increasing to 14.3 at 25 °C and 11.9 at 400 °C. While the range of  $V_{\rm O}$  was also found to reduce to 363 mV this remains inadequate for most DC applications.



Active loaded common-source amplifier with negative body bias (a) without and (b) with load degradation.

The temperature dependence of the two devices are not the same due to the difference in sensitivity of the top and bottom depletion widths,  $W_{n,t}$  and  $W_{n,b}$ , respectively, between devices, in addition to the slight influence of field dependent mobility through  $\Xi$ . It is possible though, through careful choice of channel length scaling and load degeneration using  $R_{x_S}$ , to reduce the the temperature drift of  $V_O$  to an acceptable level. The additional resistance is explicitly included in the circuit in Figure 5.9b.

The users for these amplifiers will expect stable operation in the temperature range of 300 °C to 400 °C with consistent performance at 25 °C for the purpose of testing. A new optimisation routine was established requiring  $V_{\rm O}$  at 25 °C and 400 °C to be equal to  $V_{\rm DD}/2 = 7.5$  V, chosen to achieve adequate gain and signal swing, while minimising  $V_{\rm O}$  drift between 300 °C and 400 °C. The optimised values for the channel length and the updated non-self alignment scaling at the source, with respect to the nominal channel length of the modelled device, where determined as 0.733 and 0.558, respectively. The results from the subsequent SPICE simulations are given in Figure 5.10b. The magnitude of the resulting voltage gain showed only small increases to 14.7 and 12.1 at 25 °C to 400 °C, respectively; however, the subsequent range for  $V_{\rm O}$  was reduced to just 6.15 mV across the temperature range of 300 °C and 400 °C, with only a 2.25 mV difference between the values attained at 25 °C and 400 °C. While these achievements are imperfect they should prove adequate for most application requiring a large and wide temperature range.

The previous analysis has shown that in the simple case of a CS amplifier it is possible to compensate most of the influence of the body-effect. The required compensation will however be strongly dependent on the tolerances of the doping concentrations of all three epilayers and the thicknesses of the channel epilayer; as these values can vary by as much as  $\pm 50\%$  and  $\pm 10\%$ , respectively [125], this method is far from an ideal solution. While some improvement was attained the maximum achievable voltage gain was still far below that attained for electrically isolated devices. As the gain enhancement techniques discussed in



(i) Voltage transfer characteristics at 25 °C and 400 °C, (ii) DC output voltage,  $V_{\rm O}$ , for input voltage,  $V_{\rm I} = 0$  V and (iii) low-frequency open-circuit voltage gain,  $A_{\rm vo}$ , for the common-source amplifier configurations in (a) Figure 5.9a and (b) Figure 5.9b, with the results from Figure 5.2b (dashed lines) included for reference.



(a) Circuit schematics

(b) Simplified small-signal model

# Figure 5.11

(a) A basic differential amplifier with passive loads and constant current-sink bias and (b) its simplified small-signal model. Ideal current-sink.

§2.4.2 are also greatly compromised by the body-effect the gain reduction is hard to recover. For these reasons device isolation should utilised and will be adopted in the simulations for the remainder of this chapter.

# 5.4 Differential Amplifier

The differential pair is a ubiquitous building block in analogue ICs. Their principle function is to amplify the voltage difference between two inputs irrespective of the common signal [145]. A basic differential amplifier design is presented in Figure 5.11a. Transistors  $J_1$  and  $J_2$  each work in a similar manner to CS amplifiers but with the important distinction that their source terminals are coupled to a common current-sink.

The load devices and the current-sink work together to set the OP for the amplifier. Kirchhoff's first law requires that the sum of currents through each branches must equal that of the sink; this requirement is expressible algebraically as

$$I = i_{\rm D,1} + i_{\rm D,2},\tag{5.5}$$

where  $i_{D,1}$  and  $i_{D,2}$  are the drain currents for  $J_1$  and  $J_2$ , respectively<sup>\*</sup>. The differential configuration operates through steering the current between either branch in response to the differential input voltage [145, 164].

$$v_{\rm id} = v_{\rm g,1} - v_{\rm g,2} \tag{5.6}$$

Current-to-voltage conversion is again achieved through use of the resistive load elements.

An important feature when an ideal current source is employed is that a signal ground appears at the coupled source terminals [90]. The small-signal equivalent circuit for each half

<sup>\*</sup>Transistors  $J_1$  and  $J_2$  are assumed to have infinite input impedances such that  $i_D = i_S$ .

of the differential amplifier circuit is then equivalent to that of a single-stage CS amplifier having out-of-phase input voltages equal to half of  $v_{id}$ . A corresponding simplified smallsignal model is given in Figure 5.11b. The small-signal output voltages can subsequently be deduced as [90]

$$v_{\rm d1} = -i_{\rm d} R_{\rm D} \tag{5.7a}$$

$$= -\frac{1}{2}g_{\rm m}v_{\rm id}(R_{\rm D} \parallel r_{\rm o}) \tag{5.7b}$$

$$v_{\rm d2} = +i_{\rm d} R_{\rm D} \tag{5.7c}$$

$$= +\frac{1}{2}g_{\rm m}v_{\rm id}(R_{\rm D} \parallel r_{\rm o}), \tag{5.7d}$$

with a resulting small-signal differential output voltage of

$$v_{\rm od} = v_{\rm d1} - v_{\rm d2} \tag{5.7e}$$

$$= -g_{\rm m} v_{\rm id} (R_{\rm D} \parallel r_{\rm o}) \tag{5.7f}$$

$$=A_{\rm vd}v_{\rm id} \tag{5.7g}$$

and differential voltage gain of

$$A_{\rm vd} = \frac{v_{\rm od}}{v_{\rm id}} = -g_{\rm m}(R_{\rm D} \parallel r_{\rm o}) \approx -g_{\rm m}R_{\rm D}.$$
(5.7h)

For any real differential amplifier the current-sink will provide a finite output impedance. This value of the output signal,  $v_{\rm o}$ , is then a function of both differential input voltage,  $v_{\rm id}$ , and common-mode input voltage,  $v_{\rm ic}$ , and the corresponding differential and common-mode voltage gains,  $A_{\rm vd}$  and  $A_{\rm vc}$ , respectively, whereby  $A_{\rm vc}$  relates the change in  $v_{\rm o}$  with  $v_{\rm ic}$ . The combined influence may be succinctly expressed as

$$v_{\rm od} = A_{\rm vd} v_{\rm id} + A_{\rm vc} v_{\rm ic},\tag{5.8}$$

where, most generally,

$$v_{\rm ic} = \frac{v_{\rm g,1} + v_{\rm g,2}}{2}.$$
(5.9)

A suitable SPICE sub-circuit utilised in this section that is capable of simultaneously supplying a differential and common-mode input signal during differential amplifier simulations is shown in Figure 5.12<sup>\*</sup> [145].

An important figure of merit for differential amplifiers is their common-mode rejection ratio (CMRR) which quantifies their ability to reject common-mode signals and is in general frequency dependent [90]. This is determined from the ratio of the differential and common-

 $<sup>^*</sup>$  While the large-signal operation using this arrangement is correct, a proviso is that the small-signal input impedance of the amplifier will alway appear to be the token value of the resistor  $R_{id}$ .



Figure 5.12

A SPICE sub-circuit capable of simultaneously supplying differential and common-mode voltage signals [145].

mode voltage gains as

$$CMRR = \frac{|A_{vd}|}{|A_{vc}|},$$
(5.10a)

and is most often expressed in decibels using the equation<sup>\*</sup>

$$CMRR/dB = 20 \log_{10} \frac{|A_{vd}|}{|A_{vc}|}.$$
 (5.10b)

The common-mode voltage gain should ideally be zero [145]. A finite value results from a combination of any asymmetry of the differential pair and the finite small-signal output resistance of the biasing current-sink [145]. In SPICE simulations the former can be readily eliminated and thereby such simulations represent the upper limit for the CMRR for a given circuit topology.

Further consideration can be given to the connections between devices for the differential amplifier. Figure 5.13 presents the case of two source-coupled differential JFETs, i.e., the *tail* point of the differential pair. Providing the source contact lengths in both Figure 5.13a and Figure 5.13b are much larger than the transfer length for current flowing into them, the bias current, I, can in each case be viewed as passing into the tail from each side through a resistance  $R_{\rm S}$ . Both arrangements are therefore equivalent for OP analysis and will provide the same value of  $V_{\rm O}$ . Conversely, assuming an ideal current-source sink, none of the small-signal current will pass through the tail but will instead pass through the parallel combination of  $R_{\rm imp}$  and  $2R_{\rm S}$ . While the value will depend on the length of the implanted region and its resistivity it will be lower than the series combination of the contact resistances and therefore a suitable option.

While this chapter focuses primarily on the low-frequency performance of the circuit, an additional benefit of Figure 5.13b is the decrease in capacitance due to the reduction of contact area. If the shared body region is connected to the source of each transistor then an appreciable common-mode parasitic capacitance will unfortunately still exist; however, if the body is tied to ground then this can be significantly reduced at the expense of reintroducing the body-effect. Further discussion is outside the scope of this work.

The conclusions drawn from the discussion of the CS amplifier identify the suitability of

 $<sup>^{*}</sup>$ The conversion to dB require either that the input and output signals be of the same form, i.e. sinusoids, or that root mean square (RMS) values are used [91].



Figure 5.13

Interconnection configurations and equivalent circuits for two source-coupled JFETs.

active loads for achieving high voltage gain with minimal output bias voltage drift. Similar measures have been previously adopted by Patil *et al.* while developing SiC differential amplifiers [96]. A viable differential amplifier with differential outputs is presented in Figure 5.14a.

An alternative arrangement employing a current-mirror load more commonly utilised in IC designs is shown in Figure 5.14b [165]. While similar in appearance to Figure 5.14a its underlying operation is very different<sup>\*</sup>. An advantage of this arrangement is increased voltage gain when taking a single ended output which is more appropriate when constructing multi-stage amplifiers such as op-amps; however, the finite small-signal output resistance of J<sub>5</sub> limits the value of  $g_{m,1}(r_{o,1} \parallel r_{o,5})$ .

In each of the circuits in Figure 5.14 a rudimentary current-sink has been formed using a single DM JFET biased to operate in saturation to provide a relatively voltage insensitive current of  $i_{\text{DSS},3}$  [165]. Two unideal features are the voltage burden to ensure it operates in the saturation and the finite output resistance. A suitable negative supply,  $V_{\text{SS}}$ , is therefore required to accommodate the voltage drop while maintaining  $v_{\text{GS},1}$  at approximately zero volts. With J<sub>1</sub>, J<sub>2</sub>, J<sub>4</sub> and J<sub>5</sub> matched, J<sub>3</sub> set to twice the width of the other transistors<sup>†</sup>, and  $V_{\text{DD}}$  set to  $|2V_{\text{SS}}|$  then  $V_{\text{O}}$  will be fixed at half of  $V_{\text{DD}}$  at all temperatures. The finite resistance will unfortunately allow the coupled source voltage to change in response to common mode signals, thereby introducing a finite common-mode gain,  $A_{\text{vc}}$ , even for a perfectly matched differential pair.

The proposed design ensures  $v_{\text{GS},1}$  and  $v_{\text{GS},2}$  at equilibrium will be zero, in harmony with the source and sink transistors. J<sub>1</sub> and J<sub>2</sub> can conceivably be forward biased as much as 2 V, provided the common-mode input is not excessive, in an effort to increase their transconductance; however, the corresponding decrease in output resistance and the ap-

<sup>\*</sup>The useful benefits and limitations of positive feedback were discussed in §2.4.2.

<sup>&</sup>lt;sup>†</sup>The equilibrium current through the sink is twice as large as through the other transistors causing the voltage dropped across its contacts to be twice as large for a given contact width.



(a) Differential amplifier (b) Bootstrapped amplifier

#### Figure 5.14

Differential amplifier configurations with (a) independent depletion-mode JFET active loads and (b) current-mirror load providing differential to single-ended output conversion.

preciable difference in temperature coefficients identify this as a unsuitable option for this configuration.

When using active loads in a differential amplifier with a shared current-sink bias, caution must be taken to ensure the bias currents create the appropriate conditions for each of the five JFETs, as small deviations in  $i_{\rm DS}$  can result in rather large changes in  $v_{\rm DS}$  of the load devices which could potentially cause the amplifier's OP to leave region III. The presence of the body-effect is therefore also problematic for the differential amplifier. In this section the body-effect is assumed to have been mitigated through appropriate electrical isolation of devices as explained in the preceding section. If body-coupled transistors were to be used then the increased substrate encroachment in the active load devices compared with the sink device would mean that the correct geometrical ratio of dimensions to satisfy the current-sinking requirement differs from the case for isolated devices [90]. Even if scaling was performed in order to correctly bias all of the devices, the resulting difference in temperature dependences between devices on account  $W_{n,t}$  and  $W_{n,b}$  would introduce an appreciable drift in  $V_{\rm O}$ . In such cases it may be possible to combat this through the combined use of a floating voltage reference and current-mirroring in order to clamp  $V_{\rm O}$  in a similar manner as was utilised in Figure 2.31 [95, 166].

In the following SPICE simulations supply voltages of 15 V and -7.5 V were chosen to establish a temperature insensitive value for  $V_{\rm O}$  of 7.5 V. Due to the large values for  $v_{\rm DS,sat}$ these chosen values represent a reasonable lower limit for the current device specification. Given the underlying symmetry of the circuit and the fact that the transconductance is a function of  $v_{\rm DS}$ , provided  $V_{\rm DD}$  and  $V_{\rm SS}$  are scaled proportionally the voltage gain can be increased. This is not possible, however, if the body-effect is present. The voltage gain could also be improved through increasing of the width-length ratio of each device at the expense of increase power dissipation.

Differential input VTCs in the absence of common-mode input for each circuit in Figure 5.14 are presented in Figure 5.15. The behaviour of the circuits can be understood further



Figure 5.15

Large-signal single-ended output voltage transfer characteristics at 25 °C (blue) and 400 °C (red) for the circuits in (a) Figure 5.14a and (b) Figure 5.14b.

from observing the individual transistor currents and voltages as shown in Figure 5.15. Both circuits steer current in response to a differential input which to maintain correct operation is limited of approximately  $\pm 100 \,\mathrm{mV}$  in each case. Sharper transitions of channel current,  $i_{\rm DS}$ , appear in Figure 5.16b on account of the bootstrapping active of J<sub>4</sub>, which explains the increase in differential voltage gain when taking a single ended output. The circuit in Figure 5.14a behaves much the same as two CS amplifiers; however, unlike the fixed biased CS amplifier the voltage at the coupled-source node of the differential pair can float in response to input voltages, giving rise to differences in the VTCs outside of the intended operating region. When using a current-mirror as a load, as in Figure 5.14b, the behaviour is very different. When all transistors are in saturation  $v_{\rm DS,1}$  will follow  $v_{\rm DS,2}$  and be very almost equal in value regardless of the input. By extension  $v_{\rm DS,1}$  will follow  $v_{\rm DS,2}$ . The differing  $v_{\rm GS}$ 's due to the input facilitate the steering of current. The asymmetry in Figure 5.16b about the equilibrium point is a consequence of the current-mirror which is driven from one side only.

The small-signal values for  $|A_{\rm vd}|$  and  $|A_{\rm vc}|$  as a function of temperature for each circuit in Figure 5.14 are presented in Figure 5.17 alongside their resulting CMRRs. The values of  $|A_{\rm vd}|$  and  $|A_{\rm vc}|$  at 25 °C for the circuit in Figure 5.14a were found to be 33.4 (30.5 dB) and 1.91 (5.64 dB), respectively, when a differential output was taken. As expected, these values go down with temperature, reaching 20.7 (26.3 dB) and 1.91 (5.41 dB) at 400 °C.

Similar figures are presented in Figure 5.17b for the circuit in Figure 5.14b. The values of  $|A_{\rm vd}|$  and  $|A_{\rm vc}|$  at 25 °C were determined to be 32.4 (25.9 dB) and 0.96 (-0.61 dB), respectively. The slightly lower values for  $|A_{\rm vd}|$  compared with the differential output value from Figure 5.14 can be understood from the sub-unity gain of the bootstrapped voltage buffering transistor J<sub>4</sub>; with body-effect included for the same selection of devices the voltage buffering action of J<sub>4</sub> is significantly compromised and the benefits of the bootstrapping are lost.



SPICE simulations of the differential input large-signal branch currents and voltages for the circuits in (a) Figure 5.14a and (b) Figure 5.14b in the absence of common-mode input using supply voltages of 15 V and -7.5 V.



Small-signal (i) differential and (ii) common-mode voltage gains and (iii) corresponding common-mode rejection ratios for the circuits in (a) Figure 5.14a and (b) Figure 5.14b.



Differential amplifier configurations with (a) independent depletion-mode JFET active loads and (b) current-mirror load providing differential to single-ended output conversion, including a current buffer to reduce the common-mode voltage gain.

While the gain of both circuits are comparable, the benefit found from using Figure 5.14b is that a single ended output can be taken, reducing the need for further differential stages or a subsequent differential to single-ended conversion stage to be included.

The corresponding values of CMRR are acceptable for many applications but far from ideal. It is possible to use an additional transistor in a common gate (CG) configuration as a current buffer for the sink transistor, a process known as cascoding<sup>\*</sup>, in order to stabilise  $v_{\text{DS},5}$  [164, 165], as shown in Figure 5.18. The additional voltage burden and the desire to maintain a temperature independent OP requires that  $V_{\text{SS}}$  be increased to -15 V and a gate voltage,  $V_{\text{GG}}$ , on J<sub>6</sub> to be -7.5 V<sup>†</sup>.

SPICE simulations for the large-signal VTCs were repeated for the circuits in Figure 5.18 with the results presented in Figure 5.19. These are, as expected, almost indistinguishable from those in Figure 5.15. The differential small-signal voltage gains given in Figure 5.20 also closely resemble the results of the previous analysis. Now, however, the common-mode voltage gain is significantly reduced due to the ability of  $J_6$  to stabilise  $v_{DS,3}$ . For Figure 5.18a and Figure 5.14b the maximum value for  $|A_{vc}|$  at 400 °C was found to be 0.03 (-30.86 dB) and 0.02 (-32.95 dB), respectively. This resulted in significant improvement in the CMRR of each amplifier, increasing to 721.13 (57.16 dB) and 895.66 (59.04 dB), respectively, at 400 °C.

The only notable published work on SiC JFET differential amplifiers comes from Patil etal. whose key results were presented in §2.4.3 [96,162]. Their devices and circuit arrangement share similarity to those developed and utilised in this work with the only major distinction

<sup>\*</sup>A similar procedure could in fact be used on the active loads to enhance voltage gain, but only if a larger positive supply voltage is utilised.

 $<sup>^{\</sup>dagger}$ The supply voltage could be derived from the existing supply voltages; however, this is outside the scope of the current discussion.



Figure 5.19

Large-signal single-ended output voltage transfer characteristics at  $25 \,^{\circ}\text{C}$  (blue) and  $400 \,^{\circ}\text{C}$  (red) for the circuits in (a) Figure 5.18a and (b) Figure 5.18b.

being their choice of 6H–SiC over 4H–SiC [162]. In their work no mention was given to the body-effect or that steps were taken to electrically isolate the devices. One possibility is that the large supply voltage of 45 V used was able to mitigate its influence through the introduction of a large negative  $v_{\rm BS}$  on the load devices, such that the gain reducing effect of  $g_{\rm mb}$  was sufficiently diminished, while simultaneously increasing the output resistance and transconductance of the differential pair. They were able to achieve large differential voltage gains of roughly 160 (44 dB) for an active loaded amplifier. Their accompanying figures suggest both increase of load resistance by source degradation and the use of many parallel devices to increase the effective device channel width are the reasons behind the large voltage gain. Similar conditions applied to the SPICE simulations were able to provide comparable and improved results. Their inability to maintain a stable DC output voltage is a major limitation for their work which has been successfully eliminated in the circuit presented in this chapter.

# 5.5 Level Shifter and Voltage Buffer

While both the JFET CS and differential amplifier boasts a large input impedance, at least at low frequencies, their output impedances leave much to be desired, particularly when active loads are utilised. The output for each amplifier stage can be modelled as either a Norton or Thévenin equivalent circuit, as are illustrated in Figure 5.21, where  $I_{\rm No}$  and  $R_{\rm No}$ are the Norton equivalent current source and resistance, respectively, and  $V_{\rm Th}$  and  $R_{\rm Th}$  are the Thévenin equivalent voltage source and resistance, respectively<sup>\*</sup>.

When a finite load is coupled to the output of a voltage amplifier the output signal is split between the amplifier's Thévenin equivalent output resistance,  $R_{\rm o}$ , and the load resistance,

<sup>\*</sup>By definition  $R_{\rm No} = R_{\rm Th}$ 



Small-signal (i) differential and (ii) common-mode voltage gains and (iii) corresponding common-mode rejection ratios for the circuits in (a) Figure 5.18a and (b) Figure 5.18b.



Figure 5.21 Norton and Thévenin equivalent circuits.

 $R_{\rm l}$ . The voltage appearing across the load is thereby found from [90]

$$v_{\rm o} = A_{\rm vo} v_{\rm i} \frac{R_{\rm l}}{R_{\rm l} + R_{\rm o}} = A_{\rm v} v_{\rm i}.$$
 (5.11)

To maximise voltage transfer it is therefore desirable for the output impedance of the amplifier to have a much lower impedance than the load.

A circuit which can accept a signal from a voltage amplifier with moderately high output impedance and reproduce it at its low impedance output is referred to as a voltage buffer<sup>\*</sup>. This process can be achieved using the common drain (CD) amplifier topology, also know as a source-follower, whose general IC configuration is given in Figure 5.22a. The corresponding small-signal model of the CD amplifier with body-effect included is given in Figure 5.22b. Here  $g_{\rm mb}^{-1}$  represents the equivalent resistance between source and body, looking into the source<sup>†</sup> [90]. Provided  $R_{\rm i}$  remains very large,  $v_{\rm g}$  will equal the input voltage,  $v_{\rm i}$ . From Figure 5.22b the output and input voltages can be deduced as

$$v_{\rm o} = g_{\rm m} v_{\rm gs}(r_{\rm o} \parallel g_{\rm mb}^{-1})$$
 (5.12)

\*A voltage buffer is needed only if the amplifier is driving a resistive load.

<sup>†</sup>The input resistance looking into the gate is still  $\infty$ .



#### Figure 5.22

The general source-follower configuration (a) circuit schematic and (b) its small-signal model, assuming an infinite input impedance, an ideal current source bias and the influence of the body-effect.

and

$$v_{\rm i} = v_{\rm gs} + v_{\rm o} \tag{5.13a}$$

$$= v_{\rm gs} + g_{\rm m} v_{\rm gs} (r_{\rm o} \parallel g_{\rm mb}^{-1}).$$
 (5.13b)

respectively, from which it can be determined,

$$A_{\rm vo} = \frac{v_{\rm o}}{v_{\rm i}} \tag{5.14a}$$

$$=\frac{(g_{\rm mb}^{-1} \parallel r_{\rm o})}{g_{\rm m}^{-1} + (g_{\rm mb}^{-1} \parallel r_{\rm o})}$$
(5.14b)

$$\approx \left. \frac{g_{\rm m}}{g_{\rm m} + g_{\rm mb}} \right|_{r_{\rm o} \gg g_{\rm mb}^{-1}} \tag{5.14c}$$

and the buffer output resistance as

$$R_{\rm o} = \left[g_{\rm m}^{-1} \parallel g_{\rm mb}^{-1} \parallel r_{\rm o}\right].$$
(5.15)

From Equations 5.14 and 5.15 it is clear that the body-effect will have a drastic negative influence on the performance of the voltage buffer, thereby strengthening the argument for electrically isolating the bodies. For the devices under study, the influence of the finite output resistances of  $J_1$  and the current-sink will only minimally degrade the buffering capability.

The simplest approach for achieving the current-sink is again to use a matching DM JFET as configured in Figure 5.23. If no current is drawn from the input then the current through each transistor is the same. When both devices are in saturation  $v_{\text{GS},2}$  is held at zero causing  $v_{\text{O}}$  will follow  $v_{\text{I}}$ . This is suitable for the output stage of an op-amp, but requires first that the DC input voltage be level-shifted to zero.

The large-signal VTC for the circuit in Figure 5.23 determined using SPICE is presented in Figure 5.24 (solid line) alongside the ideal unity gain characteristic (dashed line). The low-frequency small-signal voltage gain at 25 °C and 400 °C where found to be 0.99 and 0.98, respectively, which are very close to the ideal value.



Figure 5.23 Common-drain amplifier with depletion-mode JFET current-sink bias.


Figure 5.24

Voltage transfer characteristic for the source-follower circuit in Figure 5.23 at 400 °C (solid line) in comparison with the ideal voltage buffer (dashed line).

The source-follower configuration can also be used to achieve voltage shifts; this is demanded to establishing appropriate bias conditions at the input of successive stages. This can be achieved in one of two basic ways [164]. The first method requires that  $J_2$  in Figure 5.23 sources a current appropriate to introduce a finite  $v_{\rm GS}$  for  $J_1$ . It is more often required that the level at  $V_{\rm O}$  be lower than  $V_{\rm I}$ , thereby requiring a positive  $v_{\rm GS}$  for  $J_1$ . The reduction of the input impedance of  $J_1$  limits that amount of voltage that can be dropped in any one stage and is therefore inconvenient. The resulting asymmetry between transistors also introduces a temperature dependence suggesting its unsuitability. The second commonly utilised option is to place a resistor between  $J_1$  and  $J_2$  over which a voltage may be dropped. An issue with this is that the resistance will likely have a different temperature dependence than the JFETs.



(a) Without current buffer (b) With current buffer

#### Figure 5.25

Voltage level-shifter (a) without and (b) with current buffering.



#### Figure 5.26

Voltage transfer characteristics for the voltage level-shifter depicted in (a) Figure 5.25a and (b) Figure 5.25b.

A simple solution to this problem is the circuit in Figure 5.25a which replaces the resistor with a JFET. Taking  $V_{\rm I}$  from the previous stage as half  $V_{\rm DD}$ ; making all three JFETs identical, including their contact resistances; and choosing the supplies such  $V_{\rm DD} = |2V_{\rm SS}|$ , then from Ohm's law  $V_{\rm O}$  will equal 0 V. Provided that  $V_{\rm I}$  remains half of  $V_{\rm DD}$ , which has been shown possible, then  $V_{\rm O}$  will hold steady regardless of temperature. This value is suitable both for the input of a subsequent gain stage and the output stage. This arrangement is highly process insensitive as the ratio of all three devices will remain the same. It will also be insensitive to supply variation, i.e., maintain a large power supply rejection ratio (PSRR), provided the ratio is adequately maintained and their values are large enough to ensure all devices remain in saturation.

A VTC at 400 °C is given in Figure 5.26a. The major issue is that the output signal will undergo voltage division, splitting equally between  $J_3$  and  $J_4$ . The voltage gain at 25 °C and 400 °C expectedly reduces to 0.49 and 0.48, respectively. The circuit in Figure 5.25b overcomes this by casoding a CG transistor to act as a current buffer between the output and the sink. To maintain the appropriate bias conditions and temperature insensitivity  $V_{SS}$  must be increased to -15 V and a  $V_{GG}$  of -7.5 V should again be used. The corresponding VTC at 400 °C is given in Figure 5.26b and shows that the voltage gain is almost entirely recovered, achieving and  $|A_{vo}|$  of 0.97 and 0.95 at 25 °C and 400 °C, respectively.

# 5.6 Operational Amplifier

An ideal op-amp senses the voltage difference across its two inputs and produces a frequency independent amplified version at its output, irrespective of the connected load and without drawing any current from the signal source. Other important features are an infinite CMRR and zero voltage offsets [90].

# INTEGRATED CIRCUITS



Figure 5.27 Non-inverting operational amplifier configuration.



Figure 5.28 Block model for a negative feedback voltage amplifier.

The preceding findings suggest these requirements can be sufficiently satisfied through combining the aforementioned circuit topologies, using a differential amplifier stage with single-ended output as the input stage, a level-shifter, a cascaded CS amplifier to enhance the gain, a second level-shifter and lastly an output buffer to provide a low impedance output.

While it has been shown that the temperature dependence of the DC output drift can be effectively eliminated through a careful selection of device geometries and supply voltages the simulated voltage gain was found to vary noticeably. Inconsistencies in the material and fabrication process can also introduce gain inconsistencies between batches. An inherent and extremely useful property of an op-amp is that it may utilise negative feedback to stabilise the gain close to a desired value.

The non-inverting amplifier configuration presented in Figure 5.27 provides an example of negative feedback applied to op-amp  $U_1^*$ . With reference to the corresponding block diagram in Figure 5.28 a proportion of  $v_0$  appears at the negative input of  $U_1$  through the voltage divider network established using impedances  $Z_1$  and  $Z_2$ , providing a feedback factor

$$B = \frac{Z_1}{Z_1 + Z_2}.$$
 (5.16)

Noting that

$$v_{\rm O} = A_{\rm o}(v_+ - v_-) \tag{5.17a}$$

$$=A_{\rm o}\left(v_{\rm I}-v_{\rm O}B\right)\tag{5.17b}$$

the resulting closed-loop voltage gain, assuming an op-amp with finite open-loop voltage gain,  $A_{\rm o}$ , is subsequently determined as [88]

$$\frac{v_{\rm O}}{v_{\rm I}} = \frac{A_{\rm o}}{1 + A_{\rm o}B} \tag{5.18a}$$

which in the limit of large open-loop voltage gain reduces to

$$A = \lim_{A_o \to \infty} 1 + \frac{Z_2}{Z_1} = B^{-1}.$$
 (5.18b)

<sup>\*</sup>Supply connections are omitted for conciseness.

### INTEGRATED CIRCUITS

This analysis suggests that provided the open-loop gain can be made sufficiently large then the closed-loop voltage gain will approximately equal to a fixed value determined by the choice of external impedances. If  $Z_1$  and  $Z_2$  are made resistors having comparable temperature coefficients then the gain can be made almost independent of temperature. It's worth noting that while the ratio of the two feedback resistors is the significant factor in determining the gain, larger values will have a smaller loading effect on the amplifier and are thus more desirable. It is therefore sensible to select resistance values at least twenty times larger than the output impedance of the op-amp.

The input impedance of the non-inverting amplifier remains high, equaling that of the non-inverting input. In the limiting case where the feedback impedances are replaced by short circuits one attains a buffer amplifier with output voltage determined as

$$v_{\rm O} = \frac{A_{\rm o}}{1+A_{\rm o}} v_{\rm I} = \lim_{A_{\rm o} \to \infty} v_{\rm I}.$$
(5.19)

The influence of the amplifier's open-loop voltage gain also has the affect of massively reducing the output impedance of the amplifier providing an extremely high quality voltage buffer suitable for use alongside very low resistance loads.

The circuit schematics for the proposed 4H–SiC NLDM JFET op-amp is presented in Figure 5.29. SPICE simulation were performed using both  $\pm 15$  V and  $\pm 30$  V supplies for comparison. The open-loop VTC using  $\pm 15$  V supplies is presented in Figure 5.30a for 25 °C and 400 °C, assuming a common-mode input of 0 V. The corresponding low-frequency small-signal differential voltage gain as a function of temperature between 25 °C and 400 °C is given in Figure 5.30b. When using the  $\pm 15$  V supplies theses values were found to vary between 1024.6 (60.2 dB) and 372.6 (51.4 dB) between the low and high temperature extremes. Repeating the simulations using  $\pm 30$  V supplies revealed an increase in gain at 25 °C and 400 °C to 9554.9 (79.6 dB) and 3179.4 (70.0 dB), respectively. The non-linear dependency of voltage gain on supply voltage is due to the cascading of the gain stages.

A plot of the closed-loop gain, A, given by Equation 5.18a normalised by the ideal



Figure 5.29 Schematic for the proposed 4H–SiC n-channel lateral depletion-mode JFET amplifier.



#### Figure 5.30

(a) Open-loop voltage transfer characteristic of the proposed 4H–SiC operational amplifier at 25 °C (blue line) and 400 °C (red line) using  $\pm 15$  V supplies and (b) the corresponding low-frequency small-signal differential voltage gain between 25 °C and 400 °C using  $\pm 15$  V or  $\pm 30$  V supplies.

closed-loop gain of Equation 5.18b is given in Figure 5.31, from which it can be observed that Equation 5.18b is a reasonable approximation of Equation 5.18a, provided  $A_{\rm o}$  can be made two orders of magnitude larger than  $B^{-1}$  at the highest temperature of interest. From Figure 5.30b it can be concluded that to maintain a relatively temperature insensitive closedloop voltage gain up to 400 °C when using  $\pm 15$  V or  $\pm 30$  V supplies its value must be limited to approximately 5 and 30, respectively. If higher closed-loop voltage gains are required either an additional gain stage or one or more of the bootstrapping techniques presented in



# Figure 5.31

Closed-loop voltage gain, A, normalised by the feedback factor, B, as a function of open-loop voltage gain,  $A_0$ , and reciprocal feedback factor.



#### Figure 5.32

(a) Closed-loop voltage transfer characteristic of the proposed 4H–SiC operational amplifier at 25 °C (blue line) and 400 °C (red line) using  $\pm 15$  V supplies and (b) the corresponding low-frequency small-signal differential voltage gain between 25 °C and 400 °C using  $\pm 15$  V or  $\pm 30$  V supplies, for a reciprocal feedback factor of 11.

§2.4.2 can be included.

The op-amp circuit was subsequently configured into the close-loop arrangement of Figure 5.27 which in practice may be achieved through use of on chip epitaxial resistors. Resistance values where chosen to establish an ideal closed-loop voltage gain of 11. The simulated large-signal VTCs for 25 °C and 400 °C are presented in Figure 5.32a. The variation in voltage gain between the two temperature extremes is shown to be significantly reduced. The dependence on input single is also improved by the negative feedback, significantly increasing the linearity of the amplifier. The usable output swing at  $400 \,^{\circ}\text{C}$  is limited to approximately  $\pm 4$  V, required for maintaining all devices in saturation. This may be improved by using higher voltage supplies, by reducing the amount of series resistance and though biasing the CS amplifier in the second gain stage to incorporate the negative supply range; the latter solution has the additional advantage of increasing the voltage gain. A comparison of the closed-loop small-signal voltage gain between 25 °C and 400 °C whilst using  $\pm 15$  V and 30 V supplies is given in Figure 5.32b for an ideal gain of 11. The order of magnitude difference in open-loop gain at 400 °C when using these supply voltages is reflected in the amplifiers ability to established a constant value. The results suggest that the variation between  $25\,^{\circ}\mathrm{C}$ and  $400 \,^{\circ}\text{C}$  could be made much less than  $1 \,\%$ .

# 5.7 Summary

Pertinent IC compatible voltage amplifiers have been investigated using SPICE, employing the custom asymmetric twin-gated JFET compact model developed in §4.4, with model parameters matched to an experimental data set for a 4H–SiC 9 µm by 250 µm device. In

## INTEGRATED CIRCUITS

each case the DC output voltage, low-frequency small-signal voltage gain and output signal swing have be calculated in the temperature range 25 °C and 400 °C and qualified by their static and small-signal models. Reasonable and consistent supply voltages were adopted so as to achieve realistic values and facilitate comparison between topologies.

The influence of the body-effect was found to have devastating effect on the voltage gain and DC voltage stability of the circuits studied. Use of a lower doped body epilayer and large body-source reverse bias were found to reduce its impact; however, its degrading influence was noticeably present even for a simultaneous doping concentration and body-source bias as low as  $9 \times 10^{14}$  cm<sup>-3</sup> and -22.5 V, respectively. Using device scaling and voltage feedback it was shown that a reasonable degree of OP stability could be achieved across a wide temperature range for the case of a CS amplifier. This design was, however, sensitive to process variations and continued to exhibit significantly reduced voltage gains compared with electrically isolated devices. More complex structures provided less favourable results. It was concluded that electrical isolation of devices using RIE was the most appropriate solution.

While passive loads were found to provide a relatively constant voltage gain over the full temperature range the low resistances required to achieve suitable OPs imposed serious restrictions on the values that could be attained; in the specific case of a CS amplifier with a 15 V supply the achieved value was close to -3. A 1.7 V variation in output bias further identifies them as an unsuitable choice for use in direct coupled op-amps. Conversely, replacing the resistor with an isolated DM JFET provided an open-circuit voltage gain of 33.4 (30.5 dB) and 20.7 (26.3 dB) at 25 °C and 400 °C, respectively, whilst maintaining a temperature invariant output bias of  $V_{\rm DD}/2$ . Inclusion of the body-effect was found to reduce the gain at 25 °C and 400 °C to just 5.53 and 5.13, respectively, with the additional consequence of introducing a 460 mV variation in DC output bias. The voltage gain was found to be approximately proportional to the ratio of the amplifying transistors transconductance and the active load's body-transconductance, preventing device scaling from being used to increase its value. Setting the body doping concentration and body-source bias to  $9 \times 10^{14} \,\mathrm{cm}^{-3}$  and  $-22.5 \,\mathrm{V}$ , respectively, and introducing negative voltage feedback to the load increased the gain to 14.7 and 12.1 at 25 °C and 400 °C, respectively, and reduce the bias variation to roughly 2 mV.

A differential amplifier with current-mirror load and DM JFET current-sink, formed from electrically isolated devices, was similarly able to provided differential voltage gains of 32.9 (30.3 dB) and 20.2 (26.1 dB) at  $25 \,^{\circ}\text{C}$  and  $400 \,^{\circ}\text{C}$ , respectively, from a  $\pm 15 \,\text{V}$  supply, while simultaneously providing differential to single-ended conversion. Current buffering was utilised to mitigate the finite output resistance of the the current-sink to provide corresponding CMRRs of 2296.39 (67.22 dB) and 895.66 (59.04 dB) at  $25 \,^{\circ}\text{C}$  and  $400 \,^{\circ}\text{C}$ , respectively. Thermal stability of the DC output voltage was achieved by ensuring identical bias voltages for each device through the appropriate selection of supply voltages.

A temperature and supply insensitive voltage level-shifter was also demonstrated, exhibiting low-freqency small-signal voltage gains of 0.97 and 0.95 at 25 °C and 400 °C, respectively. Bias point stability was again achieved by matching the biasing and thus temperature coefficients for each device.

# INTEGRATED CIRCUITS

Subsequently, a design was presented for a two-stage 4H–SiC op-amp comprised solely of NLDM JFETs. Low-frequency small-signal voltage gains of 9554.9 (79.6 dB) and 3179.4 (70.0 dB) were achieved at 25 °C and 400 °C, respectively, from a  $\pm 30$  V supply. The close-loop voltage gain was shown to be essentially independent of temperature provided the open-loop voltage gain at the maximum temperature of interest is at least two orders of magnitude larger.

Configuring the op-amp as a non-inverting amplifier with an ideal closed-loop gain of 11 the value was found to change by just 1% between 25 °C and 400 °C whilst significantly increasing the amplifier's linearity. Larger supply voltages, wider channel widths, shorter gate lengths, reduced series resistance and bootstrapping techniques where identified as means of further increasing the voltage gain.

# CHAPTER

# Final Remarks

6

# 6.1 Conclusions

This thesis has been concerned with addressing the demand for monolithically integrated signal conditioning electronics for hostile environment sensors systems utilising 4H–SiC. The junction field effect transistor (JFET) has been identified as the most suitable candidate for achieving this goal due to the relative stability of their majority carrier current with temperature, their insensitivity to radiation and their excellent junction isolation. Whilst a moderate body of pertinent research information exists the literature was found to be deficient in several key areas. The most important of these have be covered in this thesis, namely the electrical properties of 4H–SiC at high temperature, the development of a suitable compact model for integrated circuit (IC) 4H–SiC JFETs and the necessary requirements for circuits to operate consistently across a wide temperature range.

A discussion of the electronic band structure of 4H–SiC has identified the need for suitable material specific models for the purposes of carrier statistics and transport calculations. An analytic expression for the density of states (DOS) suitable for each of the relevant conduction bands has been developed based on a  $k \cdot p$  approximation of the dispersion near their minima. This was subsequently used to provide appropriate expressions for the thermal equilibrium electron and hole concentrations in N and Al doped 4H–SiC subject to pertinent extrinsic effects. From these results a set of computationally efficient models have been developed that are suitable for use in Simulation Program with Integrated Circuit Emphasis (SPICE) compact models. Such models are of great utility for describing important electronic properties of 4H–SiC, including the free carrier concentrations and p-n junction built-in potentials, in areas where low computational overhead are important. The scope of the approximation do, however, extends far beyond use in SPICE. Appropriate expression for the DOS effective mass have also been developed that allow the influence of band nonparabolicity and occupation of high energy bands to be accounted for in many of the existing expressions developed under the assumption of single parabolic bands.

The influence of multiple non-parabolic conduction bands on the low-field transport properties of electrons in 4H–SiC has also been covered. Appropriate weighting functions for the momentum relaxation time and conductivity effective mass have been identified and should replace those currently found in 4H–SiC literature that assume parabolic bands. A

# FINAL REMARKS

key finding was that the effective mass in each conduction band for all directions on the basal plane is the arithmetic mean of the principle axis effective mass tensor components parallel to the plane. The similarity of this value in the lowest two bands means the statistical average value at any temperature should remain fairly constant irrespective of temperature and electric field strength. Conversely, the non-parabolic conduction band dispersion in the direction of the principle axis was found to introduce a temperature dependence to the effective mass, causing its expectation value to increase roughly linearly by 19% and 21% between 25 °C and 400 °C in the first and second conduction bands, respectively. The derived expressions in context with a two band conductivity model provide much needed insight into the temperature dependence of the electron transport properties in 4H–SiC currently overlooked in the literature.

N-channel lateral depletion-mode (NLDM) JFETs with gate lengths of  $9\,\mu\text{m}$  and gate widths of  $250\,\mu\text{m}$  have been realised using a commercial n-type 4H–SiC wafer with three layers of homo epitaxy and conventional planer processing techniques. The fabricated devices displayed excellent long channel device characteristics with turn-off voltages and current densities consistent with bulk theory. The experimental measurements strongly support the suitability of 4H–SiC NLDM JFETs for developing IC analogue amplifiers suitable of operation at temperatures as high as  $400\,^\circ\text{C}$ .

Annealed Ni/Ti contacts on  $2 \times 10^{19}$  cm<sup>-3</sup> doped N implanted layers provided sufficiently low contact resistance to the channel epilayer. Horizontal current flow through the contact side wall and the difference in sheet resistance under the contact were found to increase the calculated values of the specific contact resistance determined from transfer length method (TLM) test structures by as much as 10%. The lowest recorded value of specific contact resistance was  $1.90(50) \times 10^{-5} \Omega \,\mathrm{cm}^2$  with a corresponding sheet resistance of  $7.89(9) \times 10^2 \Omega/\Box$ . Inhomogeneity in sheet resistance and specific contact resistivity across the sample was attributed to known processes variations that can be mitigated in large scale production.

An accurate compact model has been developed in the framework of the gradual channel approximation (GCA) that is suitable for describing the electronic characteristics of the NLDM JFETs under study. Notable features include electric field dependent mobility, asymmetric twin gate operation and SiC specific parameter thermal models. Efficient empirical corrections to the GCA near to and above pinch-off capable of close agreement with experiment were presented that are highly suitable for compact modelling. The compact model was successful in quantitatively accounting for the large variation of the channel current cause by the body-effect present in both experimental measurements and technology computer aided design (TCAD) simulations. A number of 4H–SiC material parameters pertinent to describing the operation of bulk devices have studied and suitable mathematical thermal models have been presented that are suitable over the full range of temperatures between 25 °C and 400 °C. Comparisons with experimental results have demonstrated excellent agreement for a wide range of gate, body and channel biasing and temperatures.

SPICE simulations employing the aforementioned compact model with model parameters matched to an experimental data set for a 4H–SiC non-self aligned  $9 \,\mu$ m long by 250  $\mu$ m wide gate length device have been performed with measurements of the direct current (DC) output voltage, low-frequency small-signal voltage gain and output signal swing in the tem-

# FINAL REMARKS

perature range 25 °C and 400 °C reported. The influence of the body-effect was found to have devastating effects on the voltage gain and DC voltage stability of all circuits studied. Low body epilayer doping and large body-channel reverse biases were proposed to limit its impact; however, further SPICE simulations predicted a significant influence even for concentrations and junction bias as low as  $9 \times 10^{14}$  cm<sup>-3</sup> and -22.5 V, respectively. Current-mirroring circuits were suggested as a suitable option for attaining DC stability in the presence of the body-effect providing stable voltage references can be developed. Unfortunately, this will fail to account for the prominent reduction in gain and the effectiveness of gain enhancing bootstrapping techniques. Electrical isolation of devices by reactive ion etching (RIE) was suggested as a practical option for elimination all of the resulting effects.

Passive loads were found to provide a relatively constant voltage gain over the full temperature range. Unfortunately, their values are too low for the majority or desired applications and resulted in larger variation in the DC bias point at the output. Matched depletion mode (DM) JFETs were shown to be suitable for providing suitably high voltage gain equal to half the intrinsic JFET gain of either device, while achieving a stable output bias voltage at all temperatures of interest. A differential amplifier with positive feedback was shown to provide the necessary differential to single-ended output conversion, with the resulting differential voltage gain in close agreement with theory.

A design for a two-stage 4H–SiC operational amplifier (op-amp) using a culmination of the individual circuits previously covered was lastly presented. Low-frequency small-signal voltage gains of 9554.9 (79.6 dB) and 3179.4 (70.0 dB) were achieved at 25 °C and 400 °C, respectively, from a  $\pm 30$  V supply. By selecting an ideal value of closed-loop gain at least two orders of magnitude lower than the op-amp's open-loop gain at the maximum temperature of interest a gain variation of less than 1% was achieved between 25 °C and 400 °C. Larger supply voltages, wider channel widths, shorter gate lengths and smaller non-self alignment resistance where identified as means of further increasing the voltage gain without the need for redesigning the circuit.

# 6.2 Future Work

This work has been highly successful in addressing the major barriers for the development of hostile environment electronics based on SiC JFETs. It also provides a excellent framework for further work. A few pertinent areas where extended study should be made are described below.

The proposed JFET compact model has so far been very successful in describing the electrical properties of the fabricated NLDM devices. While efficient, the use empirical parameters to describe the output current and dynamic resistance in saturation does unfortunately place a large emphasis on curve fitting techniques which provides little insight in device behaviour in this region. Such values cannot be accurately determined *a priori* and thus requires that devices first be fabricated and characterised before appropriate values can be determined. Further study of the two-dimensional effects close to and above pinch-off is therefore desirable provided sufficiently efficient models can be derived.

Circuit performance depends greatly on the device specifications. For example the chan-

# FINAL REMARKS

nel depth plays a major role in determining the channel voltage to achieve current saturation. Voltage burdens significantly limit the output voltage swing of an amplifier and imposes a minimum supply range on a circuit. Device designs should thereby be selected to better corresponding with their intended application. The voltage burden can be further minimised through reduction of the non-self alignment resistances; ideally a self-aligned process should be used.

While the models developed can account for dynamic effects the discussion has so far been limited to low-frequencies. The motivation for this decision was that bias point stability was one of the primary points of interest. The effect of parasitic capacitance and the inclusion of Miller compensation are discussed in great detail in related textbooks.

In order to attain a fundamental understanding of the device behaviour the applications and discussions have been limited to few simple examples. While meeting the necessary criteria for low-frequency operation over a wide temperature range more work should be performed to optimise op-amp voltage gain. Many of the bootstrapped topologies capable of enhancing voltage gain can be adopted for this purpose whilst still maintaining thermal stability. One criticism of the proposed op-amp design, that can be corrected for, is that the swing of the last gain stage does not utilise the negative supply voltage. This has the effect of significantly reducing the signal swing and voltage gain. In reality the the DC input to the common source (CS) amplifier can be brought very close to the negative rail, provided negative common-mode voltage is not of interest. This can be done through the use of current mirroring, but first requires stable voltage level-shifter circuits to be developed.

Lastly, process variability is known to have a significant effect on the performance of SiC ICs, in large part due to the inconsistencies of the semiconductor epilayers. Following a dedicated study of this variability, it will be possible to included these influences in future circuit simulations in order to assess their impact of proposed designs.





Photomask outline for the lateral p-n junction diode used in this study (1:100 scale).



Photomask outline for the non-self aligned JFET with 9 µm gate length and 250 µm gate width used in this study (1:100 scale).





Photomask outline for the channel implant TLM structure used in this study (1:100 scale).





Photomask outline for the gate epilayer TLM structure used in this study (1:100 scale).





# APPENDIX

– B -

# **SPICE Model Parameters**

# Table B.1

Model parameters for the proposed JFET compact model, including pertinent extracted values determined form curve fits to experimental data between  $25 \,^{\circ}$ C and  $400 \,^{\circ}$ C.

| Parameter | Symbol                  | Description                               | Unit                 | Value                |
|-----------|-------------------------|-------------------------------------------|----------------------|----------------------|
| level     |                         | channel model                             | 1                    | 2                    |
| capop     |                         | capacitance model                         | 1                    | 1                    |
| tref      |                         | reference temperature                     | $^{\circ}\mathrm{C}$ | 25.0                 |
| lscale    |                         | channel length scale                      | 1                    | 1.0                  |
| wscale    |                         | channel width scale                       | 1                    | 1.0                  |
| g0        | $G_0$                   | open-channel conductance                  | $\mathbf{S}$         | $5.65\times10^{-3}$  |
| phiOt     | $\phi_{0,\mathrm{t}}$   | gate-channel contact potential            | V                    | 2.92                 |
| phi0b     | $\phi_{0,\mathrm{b}}$   | bulk-channel contact potential            | V                    | 2.82                 |
| phipt     | $\phi_{ m p,t}$         | gate-channel pinch-off voltage            | V                    | 8.67                 |
| phipb     | $\phi_{ m p,b}$         | body-channel pinch-off voltage            | V                    | 279                  |
| xi        | Ξ                       | field dependent mobility factor           | $V^{-1}$             | $3.13\times10^{-2}$  |
| lambda    | $\lambda$               | channel-length modulation factor          | $V^{-1}$             | $2.51\times 10^{-2}$ |
| gamma     | $\gamma$                | channel-length modulation factor          | $\mathbf{V}^{-1}$    | $9.68\times10^{-2}$  |
| chi       | $\chi$                  | expop smoothing factor                    | 1                    | $2.33\times 10^{-1}$ |
| rd        | $R_{ m c}$              | drain contact resistance                  | $\Omega$             | 42.7                 |
| rg        | $R_{ m c}$              | gate contact resistance                   | $\Omega$             |                      |
| rs        | $R_{ m c}$              | source contact resistance                 | $\Omega$             | 42.7                 |
| rb        | $R_{ m c}$              | body contact resistance                   | $\Omega$             |                      |
| xd        | $\hat{x}_{\mathrm{d}}$  | drain non-self alignment relative length  | 1                    | $3.85\times10^{-1}$  |
| XS        | $\hat{x}_{\mathbf{s}}$  | source non-self alignment relative length | 1                    | $3.85\times10^{-1}$  |
| yds       | $\hat{y}_{\mathrm{ds}}$ | non-self alignment relative depth         | 1                    | 09                   |
| ist       | $I_{ m s}$              | gate-channel reverse saturation current   | А                    |                      |
| isb       | $I_{\rm s}$             | body-channel reverse saturation current   | А                    |                      |

# SPICE MODEL PARAMETERS

# Table B.1

Model parameters for the proposed JFET compact model, including pertinent extracted values determined form curve fits to experimental data between 25 °C and 400 °C. (cont.)

| Parameter | Symbol             | Description                             | Unit                      | Value                 |
|-----------|--------------------|-----------------------------------------|---------------------------|-----------------------|
| alphat    | α                  | gate-channel carrier injection ratio    | 1                         |                       |
| alphab    | $\alpha$           | body-channel carrier injection ratio    | 1                         |                       |
| cjOt      | $C_{\mathrm{j},0}$ | gate-channel zero-bias capacitance      | F                         |                       |
| cjOb      | $C_{\mathrm{j},0}$ | body-channel zero-bias capacitance      | $\mathbf{F}$              |                       |
| fc        | $\mathbf{FC}$      | forward bias capacitance coefficient    | 1                         |                       |
| delta1    | $\Delta_1$         | capacitance smoothing factor            | V                         |                       |
| delta2    | $\Delta_1$         | capacitance smoothing factor            | V                         |                       |
| g0_tc1    |                    | open-channel conductance tempco         | 1                         | -2.59                 |
| g0_tc2    |                    | open-channel conductance tempco         | 1                         | 7.24                  |
| g0_tc3    |                    | open-channel conductance tempco         | 1                         | $1.87 \times 10^{-1}$ |
| na        | $N_{\mathrm{a}}$   | gate epilayer dopant concentration      | ${\rm m}^{-3}$            | $2.10\times10^{25}$   |
| nac       | $N_{ m d}$         | gate epilayer dopant compensation       | ${\rm m}^{-3}$            | $1.00\times 10^{23}$  |
| nd        | $N_{ m d}$         | channel epilayer dopant concentration   | ${\rm m}^{-3}$            | $1.05\times 10^{23}$  |
| ndc       | $N_{\mathrm{a}}$   | channel epilayer dopant compensation    | ${\rm m}^{-3}$            | $2.00\times 10^{21}$  |
| nb        | $N_{\mathrm{a}}$   | body epilayer dopant concentration      | $\mathrm{m}^{-3}$         | $4.00\times10^{21}$   |
| nbc       | $N_{ m d}$         | body epilayer dopant compensation       | ${\rm m}^{-3}$            | $1.00\times 10^{21}$  |
| phip_tc   |                    | pinch-off voltage tempco                | $^{\circ}\mathrm{C}^{-1}$ | $-2.96\times10^{-5}$  |
| xi_tc     |                    | field dependent mobility factor tempco  | 1                         | $-8.78\times10^{-2}$  |
| lambda_tc |                    | channel-length modulation factor tempco | $^{\circ}\mathrm{C}^{-1}$ | $3.39 	imes 10^{-4}$  |
| gamma_tc  |                    | channel-length modulation factor tempco | $^{\rm o}{\rm C}^{-1}$    | $-4.40\times10^{-4}$  |
| chi_tc    |                    | expop smoothing factor tempco           | $^{\circ}\mathrm{C}^{-1}$ | $-1.51\times10^{-3}$  |
| rd_tc     |                    | drain contact resistance tempco         | $^{\circ}\mathrm{C}^{-1}$ | $1.25\times10^{-2}$   |
| rg_tc     |                    | gate contact resistance tempco          | $^{\rm o}{\rm C}^{-1}$    |                       |
| rs_tc     |                    | source contact resistance tempco        | $^{\circ}\mathrm{C}^{-1}$ | $1.25\times 10^{-2}$  |
| rb_tc     |                    | body contact resistance tempco          | $^{\rm o}{\rm C}^{-1}$    |                       |

# References

- Willander, M. et al. Electronic Materials: High Temperature Electronics, volume 2. 1st edition. London: Chapman & Hall, 1997.
- [2] Spry, D.J. et al. IEEE Electron Device Letters, 37(5):625, 2016.
- [3] Wang, R. et al. IEEE Sensors Journal, 5(6):1389, 2005.
- [4] Neudeck, P.G. et al. Physica Status Solidi A, 206(10):2329, 2009.
- [5] Neudeck, P.G. The VLSI Handbook. 2nd edition. CRC Press LLC, 2006.
- [6] Lanni, L. et al. IEEE Electron Device Letters, 34(9):1091, 2013.
- [7] Zetterling, C.M. (editor). Process Technology for Silicon Carbide Devices. 1st edition. Inspec, the Institution of Electrical Engineers, 2002.
- [8] Lien, W.C. et al. Journal of the Electron Devices Society, 2(6):164, 2014.
- [9] Tyagi, M.S. Introduction to Semiconductor Materials and Devices. 1st edition. John Wiley & Sons, Inc., 1991.
- [10] Hart, B. Introduction to Analogue Electronics. 1st edition. Newnes, 1996.
- [11] May, G.S. et al. Fundamentals of Semiconductor Fabrication. 1st edition. John Wiley & Sons, Inc., 2004.
- [12] Sze, S.M. et al. Physics of Semiconductor Devices. 3rd edition. John Wiley & Sons, Inc., 2007.
- [13] Lide, D.R. (editor). CRC Handbook of Chemistry and Physics. 87th edition. CRC Press, Taylor & Fransis, 2006.
- [14] Bechstedt, F. et al. Physica Status Solidi B, 202(1):35, 1997.
- [15] Kittel, C. Introduction to Solid State Physics. 8th edition. John Wiley & Sons, Inc., 2005.
- [16] Ashcroft, N.W. et al. Solid State Physics. 1st edition. Brooks/Cole, Cengage Learning, 1976.
- [17] Sze, S.M. Semiconductor Devices: Physics and Technology. 2nd edition. John Wiley & Sons, Inc., 2002.

- [18] Streetman, B.G. et al. Solid State Electronic Devices. 5th edition. Prentice Hall, Inc., 2000.
- [19] Stockmeier, M. et al. Journal of Applied Physics, 105(3):033511, 2009.
- [20] Kimoto, T. et al. Fundamentals of Silicon Carbide Technology. John Wiley & Sons Singapore Pte. Ltd., 2014.
- [21] Volm, D. et al. Physical Review B, 53(23):15409, 1996.
- [22] Harris, G.L. (editor). Properties of Silicon Carbide. 13, 1st edition. INSPEC, the Institution of Electrical Engineers, 1995.
- [23] Ramsdell, L.S. American Mineralogist, 32(1–2):64, 1947.
- [24] Park, Y.S. (editor). ceSiC Materials and Devices, volume 52 of Semiconductors and Semimetals. Academic Press, 1998.
- [25] Jagodzinski, V.H. Acta Crystallographica, 2:201, 1949.
- [26] Choyke, W.J. et al. Silicon Carbide: Major Recent Advances. 1st edition. Springer, 2003.
- [27] Götz, W. et al. Journal of Applied Physics, 73(7):3332, 1993.
- [28] Guth, J. et al. Journal of Physical Chemistry, 91(20):5361, 1987.
- [29] Ziman, J.M. Principles of the Theory of Solids. 2nd edition. Cambridge University Press, 1972.
- [30] Wellenhofer, G. et al. Physica Status Solidi B, 202:107, 1997.
- [31] Moll, J.L. Physics of Semiconductors. McGraw-Hill Physical and Quantum Electronics Series, 1st edition. McGraw-Hill, Inc., 1964.
- [32] Son, N.T. et al. Physical Review B, 61(16):R10544, 2000.
- [33] Persson, C. et al. Journal of Applied Physics, 82(11):5496, 1997.
- [34] Persson, C. et al. Journal Applied Physics, 86(9):5036, 1999.
- [35] Lundstrom, M. Fundamentals of Carrier Transport. 2nd edition. Cambridge University Press, 2000.
- [36] Smith, R.A. Semiconductors. 2nd edition. Cambridge University Press, 1978.
- [37] Blakemore, J.S. Semiconductor Statistics. 3rd edition. Dover Publications, 2009.
- [38] Choyke, W.J. et al. Physica Scripta, 79:9, 1999.
- [39] Persson, C. et al. Physical Review B, 60(24):16479, 1999.
- [40] Persson, C. et al. Journal of Applied Physics, 83(1):266, 1998.
- [41] Grove, A.S. Physics and Technology of Semiconductor Devices. Wiley, 1967.
- [42] Joyce, W.B. et al. Applied Physics Letters, 31(5):354, 1977.

- [43] Varshni, Y.P. *Physica*, 34(1):149, 1967.
- [44] Levinshtein, M.E. et al. Properties of Advance Semiconductor Materials: GaN, AlN, InN, BN, SiC, SiGe. 1st edition. John Wiley & Sons, Inc., 2001.
- [45] Adler, D. Scientific American, 0577:36, 1977.
- [46] Li, S.S. Semiconductor Physical Electronics. 2nd edition. Springer, 2006.
- [47] Patrick, L. Physical Review, 138(5A):1477, 1965.
- [48] Ferreira da Silva, A. et al. Physical Review B, 74:245201, 2006.
- [49] Pernot, J. et al. Applied Physics Letters, 77(26):4359, 2000.
- [50] Chen, C.Q. et al. Journal of Applied Physics, 87(8):3800, 2000.
- [51] Ivanov, I.G. et al. Physical Review B, 67(16):165212, 2003.
- [52] Ivanov, I.G. et al. Physical Review B, 71(24):241201, 2005.
- [53] Persson, C. et al. Journal of Applied Physics, 86(8):4419, 1999.
- [54] Blatt, F.J. Physics of Electronic Conduction in Solids. Materials Science and Engineering Series, 1st edition, 1968.
- [55] Marton, L. (editor). Advances in electronics and electron physics, volume 7. Elsevier, 1955.
- [56] Hughes, I.G. et al. Measurements and their Uncertainties: A practical guide to modern error analysis. 1st edition. Oxford University Press, 2010.
- [57] Pernot, J. et al. Journal of Applied Physics, 90(4):1869, 2001.
- [58] Scozzie, C.J. et al. Journal of Applied Physics, 81(11):7687, 1997.
- [59] Khan, Imran, A. et al. IEEE Transactions on Electron Devices, 47(2):269, 2000.
- [60] Akturk, A. et al. Journal of Applied Physics, 105(3):033703, 2009.
- [61] Rutsch, G. et al. Journal of Applied Physics, 84(4):2062, 1998.
- [62] Savchenko, D.V. et al. Physica Status Solidi B, 248(12):2950, 2011.
- [63] Shockley, W. Proceedings of the IRE, 40(11):1365, 1952.
- [64] Dacey, G.C. et al. Proceedings of the IRE, 41(8):970, 1953.
- [65] Lindholm, F.A. et al. IEEE Transactions on Electron Devices, 13(12):819, 1966.
- [66] Cobbold, R.S.C. et al. IEEE Transactions on Electron Devices, 12(5):246, 1965.
- [67] Bockemuehl, R.R. *IEEE Transactions on Electron Devices*, 10(1):31, 1963.
- [68] Kennedy, D.P. et al. IBM Journal of Research and Development, 14(2):95, 1970.
- [69] Kim, C.K. et al. IEEE Transactions on Electron Devices, 17(2):120, 1970.
- [70] Cobbold, R.S.C. et al. IEE Proceedings, 111(12):1981, 1964.

- [71] Kittel, C. et al. Thermal Physics. 2nd edition. W. H. Freeman and Company, 1980.
- [72] Soong, C.W. et al. IEEE Transactions on Electron Devices, 60(12):4146, 2013.
- [73] Lehovec, K. et al. Solid-State Electronics, 16(9):1047, 1973.
- [74] Grebene, A.B. et al. Solid-State Electronics, 12(7):573, 1969.
- [75] Wu, S.Y. et al. Solid-State Electronics, 10(6):593, 1967.
- [76] Van Halen, P. In IEEE International Symposium on Circuits and Systems (ISCAS), volume 1, 97–100, 1990.
- [77] Van Halen, P. In IEEE International Symposium on Circuits and Systems (ISCAS), volume 2, 715–718, 1990.
- [78] Pulfrey, D.L. et al. Introduction to Microelectronic Devices. 1st edition. Prentice-Hall, Inc., 1989.
- [79] Ding, H. et al. Solid-State Electronics, 50(3):422, 2006.
- [80] Malhan, R.K. et al. Physica Status Solidi A, 206(10):2308, 2009.
- [81] McLean, F.B. et al. Journal of Applied Physics, 79(1):545, 1996.
- [82] McGarrity, J.M. et al. AIP Conference Proceedings, 324(1):33, 1995.
- [83] Garverick, S.L. et al. In IEEE Energytech, 1–6, 2012.
- [84] Neudeck, P.G. et al. IEEE Electron Device Letters, 29(5):456, 2008.
- [85] Neudeck, P.G. et al. In High Temperature Electronics Conference (HiTEC), 263–271, 2016.
- [86] Platania, E. et al. IEEE Transactions on Industry Applications, 47(1):199, 2011.
- [87] Neudeck, P.G. et al. Material Science Forum, 679-680:579, 2010.
- [88] Sedra, A.S. et al. Microelectronic Circuits. 5th edition. Oxford University Press, Inc., 2004.
- [89] Ragazzini, J.R. et al. Proceedings of the IRE, 35(5):444, 1947.
- [90] Sedra, A.S. et al. Microelectronic Circuits. 2nd edition. Sauders College Publishing, 1987.
- [91] Horowitz, P. et al. The Art of Electronics. 2nd edition. Cambridge University Press, 1994.
- [92] Larson, L. et al. In IEEE Internation Solid-State Circuit Conference (ISSCC), 40– 41,332, 1987.
- [93] Abidi, A.A. IEEE Journal of Solid-State Circuits, 22(6):1200, 1987.
- [94] Bayruns, R. et al. In IEEE Internation Solid-State Circuit Conference (ISSCC), 42–43, 1987.
- [95] Scheinberg, N. IEEE Journal of Solid-State Circuits, 22(4):522, 1987.

- [96] Patil, A.C. et al. In Custom Intergrated Circuits Conference (CICC), 73–76. IEEE, 2009.
- [97] Wilson, A.H. The Theory of Metals. 2nd edition. Cambridge University Press, 1953.
- [98] Kane, E.O. Physical Review, 131(1):79, 1963.
- [99] Shklovskii, B.I. et al. Electronic Properties of Doped Semiconductors, volume 45 of Solid-State Sciences. Springer-Verlag Berlin Heidelberg, 1984.
- [100] Lee, T.F. et al. Journal of Applied Physics, 46(1):373, 1975.
- [101] Kohn, W. et al. Physical Review, 98(4):915, 1955.
- [102] Evwaraye, A.O. et al. Applied Physics Letters, 68(22):3159, 1996.
- [103] Samarth, N. Nature Materials, 11:360, 2012.
- [104] Matsuura, H. et al. Japanese Journal of Applied Physics, 38:4013, 1999.
- [105] Bluet, J.M. et al. Journal of Applied Physics, 88(4):1971, 2000.
- [106] Koizumi, A. et al. Journal of Applied Physics, 106(1):013716, 2009.
- [107] Achatz, P. et al. Applied Physics Letters, 92:072103, 2008.
- [108] Matsuura, H. et al. Journal of Applied Physics, 96(5):2708, 2004.
- [109] Ivanov, I.G. et al. Physical Review B, 67(16):165211, 2003.
- [110] Cuia, Y. et al. Material Science Forum, 821-823:265, 2015.
- [111] Shur, M. Introduction to Electronic Device. 1st edition. John Wiley & Sons, Inc., 1996.
- [112] Ayedh, H.M. et al. Journal of Applied Physics, 115(1):012005, 2014.
- [113] Bebb, H.B. et al. Journal Applied Physics, 42(8):3189, 1971.
- [114] Barber, H.D. Solid-State Electronics, 10(11):1039, 1967.
- [115] Bakowski, M. et al. Physica Status Solidi A, 162(1):421, 1997.
- [116] Joyce, W.B. IEEE Journal of Quantum Electronics, 19(11):1625, 1983.
- [117] Ferry, D.K. Semiconductor Transport. 1st edition. Taylor & Franicis, 2000.
- [118] Chakraborty, P.K. et al. Physica B: Condensed Matter, 387(1-2):333, 2007.
- [119] Riffe, D.M. Journal of the Optical Society of America B, 19(5):1092, 2002.
- [120] Iwata, H. et al. Journal of Applied Physics, 88(4):1956, 2000.
- [121] Nye, J.F. Physical Properties of Crystals Their Representation by Tensors and Matrices. 1st edition. Oxford University Press, 1957.
- [122] Crowell, C.R. Solid-State Electronics, 8(4):395, 1965.
- [123] Humphreys, R.C. Journal of Physics C: Solid State Physics, 14(21):2935, 1981.

- [124] Stevens, R. Silicon Carbide Devices for Harsh Environments. Ph.D. thesis, School of Electrical and Electronic Engineering, Newcastle University, 2009.
- [125] SiC Epitaxy, 2016. URL http://www.wolfspeed.com/materials/products/sic-epitaxy
- [126] Schoder, D.K. Semiconductor Material and Device Characterization. 3rd edition. John Wiley & Sons, Inc., 2006.
- [127] Bockstedte, M. et al. Applied Physics Letters, 85(1):58, 2004.
- [128] Furnival, B.J.D. Silicon Carbide Based Gas Sensor Arrays For Deployment Within Hostile Environments. Ph.D. thesis, School of Electrical and Electronic Engineering, Newcastle University, 2012.
- [129] Nikitina, I.P. et al. Journal of Applied Physics, 97(8):0837091, 2005.
- [130] Park, J.H. et al. Journal of Vacuum Science & Technology B, 23(6):2530, 2005.
- [131] Ohyanagi, T. et al. Journal of Vacuum Science & Technology B, 26(4):1359, 2008.
- [132] Johnson, B.J. et al. Journal of Applied Physics, 95(10):5616, 2004.
- [133] Frazzetto, A. et al. Journal of Physics D: Applied Physics, 44(25):255302, 2011.
- [134] Ting, C.Y. et al. Solid-State Electronics, 14(6):433, 1971.
- [135] Burden, R.L. et al. Numerial Analysis. 9th edition. Brooks/Cole, Cengage Learning, 2010.
- [136] Sundaramoorthy, V.K. et al. Material Science Forum, 821–823:444, 2015.
- [137] Vivona, M. et al. Semiconductor Science and Technology, 29(7):075018, 2014.
- [138] Yu, H. et al. Journal Applied Physics, 117(2):025703, 2015.
- [139] McAndrew, C.C. et al. Journal of the Electron Devices Society Society, 3(5):383, 2015.
- [140] Fraser, D.A. The Physics of Semiconductor Devices, volume 16 of Oxford Physics Series. 4th edition. Oxford University Press, 1986.
- [141] Brewer, R.J. Solid-State Electronics, 18(11):1013, 1975.
- [142] Canfield, P.C. et al. IEEE Journal of Solid-State Circuits, 25(1):299, 1990.
- [143] McAndrew, C.C. IEEE Journal of Solid-State Circuits, 33(3):439, 1998.
- [144] Massobrio, G. et al. Semiconductor Device Modeling with SPICE. 2nd edition. McGraw Hill, 1993.
- [145] Roberts, G.W. et al. SPICE. 2nd edition. Oxford University Press, Inc., 1997.
- [146] McAndrew, C.C. In Proceedings of the International Conference on Microelectronic Test Structures (ICMTS), 121–126, 2002.
- [147] Tumakha, S. et al. Applied Physics Letters, 87(24):242106, 2005.

- [148] Runyan, W.R. et al. Semiconductor Integrated Circuit Processing Technology. 1st edition. Addison-Wesley, 1990.
- [149] Goetzberger, A. et al. Journal of Applied Physics, 31(10):1821, 1960.
- [150] Wahab, Q. et al. Applied Physics Letters, 76(19):2725, 2000.
- [151] Zheng, L. et al. Journal of Applied Physics, 85(11):7935, 1999.
- [152] Busta, H.H. et al. Journal of the Electrochemical Society: Solid-State Science and Technology, 124(9):1424, 1977.
- [153] Statz, H. et al. IEEE Transactions on Electron Devices, 34(2):160, 1987.
- [154] Divekar, D. IEEE Transactions on Electron Devices, 34(12):2564, 1987.
- [155] Smith, I.W. et al. IEEE Transactions on Electron Devices, 34(12):2565, 1987.
- [156] McAndrew, C.C. et al. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 12(6):825, 1993.
- [157] Mnatsakanov, T.T. et al. Semiconductor Science and Technology, 17:974, 2002.
- [158] Chao, H.W. et al. Review of Scientific Instruments, 84(8):084704, 2013.
- [159] Yang, H.J. et al. Solid State Communications, 163:1, 2013.
- [160] Lades, M. et al. IEEE Transactions on Electron Devices, 46(3):598, 1999.
- [161] Storey, N. Electronics: A Systems Approach. 2nd edition. Pearson Eduation Ltd., 1998.
- [162] Patil, A.C. et al. Microelectromechanical Systems, Journal of, 18(4):950, 2009.
- [163] Zhang, A.P. et al. Journal of Electronic Materials, 32(5):437, 2003.
- [164] Sedra, A.S. et al. Microelectronic Circuits. 6th edition. Oxford University Press, Inc., 2011.
- [165] Xiao, S. et al. Electronic Letters, 28(12):1128, 1992.
- [166] Toumazou, C. et al. Electronic Letters, 23(20):1053, 1987.